# **High-Speed CAN Transceiver** #### **Features** - High-Speed CAN Transceiver Fully Compliant to ISO 11898-2, ISO 11898-5, ISO 11898-2: 2016 and SAEJ 2962-2 - Wake-Up Pattern (WUP) Detection According to ISO 11898-2: 2016 - CAN FD Ready - · Low Electromagnetic Emission (EME) and High Electromagnetic Immunity (EMI) - Differential Receiver with Wide Common-Mode Range - Functional Behavior Predictable Under All Supply Conditions - VIO Input Allows for Direct Interfacing with 3V and 5V Microcontrollers - · Transceiver Disengages from the Bus When Not Powered-Up - RXD Recessive Clamping Detection - · Silent Mode (Receive Only) for Node Diagnosis and Failure Containment - · High Electrostatic Discharge (ESD) Handling Capability on the Bus Pins - · Bus Pins Protected Against Transients in Automotive Environments - · Transmit Data (TXD) Dominant Time-Out Function - Undervoltage Detection on VS, VCC and VIO Pins - CANH/CANL Short Circuit and Overtemperature Protected - Power-Up Diagnosis - INH Output to the Control External Voltage Regulator - · High-Voltage WAKE Input Pin - · Remote Wake-Up Capability through CAN Bus - Wake-Up Source Recognition - Fulfills the OEM Hardware Requirements for CAN in Automotive Applications, Rev. 1.3 - Qualified According to AEC-Q100 - Two Ambient Temperature Grades: - ATA6571-GNQW1 up to $T_{amb}$ = +125°C - ATA6571-GNQW0 up to $T_{amb}$ = +150°C - · Available Package: SOIC14 # **Description** The ATA6571 is a standalone high-speed CAN transceiver that interfaces a Controller Area Network (CAN) protocol controller and the physical two-wire CAN bus. The transceiver is designed for high-speed (up to 5 Mbit/s) CAN applications in the automotive industry, providing differential transmit and receive capability to (a microcontroller with) a CAN protocol controller. It offers improved Electromagnetic Compatibility (EMC) and ESD performance and very low power consumption, as well as features such as: - · Ideal passive behavior to the CAN bus when the supply voltage is off - Direct interfacing to microcontrollers with supply voltages from 3V to 5V - Advanced low-power management with local and remote wake-up support, available at all times, even when the internal VIO and VCC supplies are switched off - Protection and diagnostic functions including bus line short-circuit detection and battery connection detection **Table 1. ATA6571 Family Members** | Device | Grade 0 | Grade 1 | SOIC14 | |---------------|---------|---------|--------| | ATA6571-GNQW1 | | x | x | | ATA6571-GNQW0 | x | | x | Figure 1. Simplified Block Diagram #### Note: - 1. High-Speed Comparator. - 2. Wake-Up Comparator. # **Table of Contents** | Fe | eatures | 1 | |-----|-------------------------------------------------------|----| | De | escription | 1 | | 1. | Pin Configuration | | | | Battery Supply Voltage Pin (VS) Ground Pin (GND) | | | | 1.3. Transceiver Supply Voltage Pin (VCC) | | | | 1.4. Supply Pin for I/O Level Adapter (VIO) | | | | 1.5. Bus Pins (CANH and CANL) | | | | 1.6. Transmit Data Input Pin (TXD) | 7 | | | 1.7. Receive Data Output Pin (RXD) | | | | 1.8. Inhibit Output Pin (INH) | | | | 1.9. Wake Pin (WAKE) | | | | 1.10. Enable Pin (EN) | | | | 1.12. Standby Mode Control Pin (NSTBY) | | | 2. | Functional Description | 10 | | | 2.1. Device Operation Modes | 10 | | | 2.2. Internal Flags | 13 | | | 2.3. Fail-Safe Features | 15 | | 3. | Absolute Maximum Ratings | 17 | | 4. | Thermal Characteristics | 18 | | 5. | Electrical Characteristics | 19 | | 6. | Application Circuits | 26 | | 7. | Package Information | 28 | | | 7.1. Package Marking Information | 28 | | 8. | Revision History | 33 | | Th | ne Microchip Web Site | 34 | | Cu | ustomer Change Notification Service | 34 | | Cu | ustomer Support | 34 | | Pro | oduct Identification System | 35 | | Mi | icrochip Devices Code Protection Feature | 35 | | Legal Notice | 36 | |--------------------------------------------|----| | Trademarks | 36 | | Quality Management System Certified by DNV | 37 | | Worldwide Sales and Service | 38 | # 1. Pin Configuration Figure 1-1. Pin Configuration Table 1-1. Pin Description | ATA6571<br>SOIC14 | Symbol | Function | |-------------------|--------|------------------------------------------------------------------| | 1 | TXD | Transmit Data Input Pin | | 2 | GND | Ground Pin | | 3 | VCC | Transceiver Supply Voltage Pin | | 4 | RXD | Receive Data Output Pin. It reads out data from the bus lines. | | 5 | VIO | Supply Voltage for the I/O Level Adapter | | 6 | EN | Enable Control Input Pin | | 7 | INH | Inhibit Output for Switching External Voltage Regulators | | 8 | NERR | Error and Power-on Indication Output (Active-Low) | | 9 | WAKE | Local Wake-Up Input. Connect directly to the VS pin if not used. | | 10 | VS | Battery Supply Voltage Pin | | 11 | _ | Not connected | | 12 | CANL | Low-Level CAN Bus Line | | 13 | CANH | High-Level CAN Bus Line | | 14 | NSTBY | Standby Mode Control Input (Active-Low) | # 1.1 Battery Supply Voltage Pin (VS) This is the power supply pin. In an application, this pin is usually connected to the battery through a serial diode for reverse battery protection. This pin sustains standard automotive conditions, such as 40V during load dump. An undervoltage detection circuit is implemented to avoid a malfunction or false bus messages. After switching on the VS pin, the Integrated Circuit (IC) starts in Standby mode and the INH output is switched on. ### 1.2 Ground Pin (GND) The IC does not affect the CAN bus in the event of a GND disconnection. ### 1.3 Transceiver Supply Voltage Pin (VCC) This is the supply pin for the CANH and CANL bus drivers, the bus differential receiver and the bus biasing voltage circuitry. The VCC is monitored for undervoltage conditions. ### 1.4 Supply Pin for I/O Level Adapter (VIO) This is the supply pin for the digital input/outputs pins. This pin should be connected to the microcontroller's supply voltage to adjust the signal levels of pins TXD, RXD, NSTBY, EN and NERR to the I/O levels of the microcontroller. The VIO pin is monitored for undervoltage conditions. ### 1.5 Bus Pins (CANH and CANL) These are the CAN bus terminals. The CANL pin is a low-side driver to GND, and the CANH pin is a high-side driver to VCC. In Normal mode and if TXD is high, the CANH and CANL drivers are OFF, and the voltage at CANH and CANL is approximately 2.5V, provided by the internal bus biasing circuitry. This state is called recessive. When TXD is low, CANL is pulled to GND and CANH to VCC, creating a differential voltage on the CAN bus. This state is called dominant. In Standby mode, the CANH and CANL drivers are OFF. If the device is in unpowered mode or Sleep mode, CANH and CANL are highly resistive with extremely low leakage current to GND, making the device ideally passive. The CANH and CANL have integrated ESD protection and extremely high robustness versus external disturbance, such as EMC and electrical transients. The CANH and CANL bus outputs are short-circuit protected, either against GND or a positive supply voltage and are also protected against overtemperature conditions. ### 1.6 Transmit Data Input Pin (TXD) This is the device input pin used to control the CAN bus level. In the application, this pin is connected to the microcontroller transmit terminal. Pin TXD has an internal pull-up toward VIO to ensure a safe defined recessive driver state in case this pin is left floating. In Normal mode, when TXD is high or floating, the CANH and CANL drivers are OFF, setting the bus in the recessive state. The TXD pin must be pulled to GND in order to activate the CANH and CANL drivers, and the bus is set to the dominant state. A TXD dominant time-out timer starts when the TXD pin is set to low. If the low state on the TXD pin persists for longer than $t_{to(dom)}$ , the transmitter is disabled, releasing the bus lines to recessive state. This function prevents a hardware and/or software application failure from driving the bus lines to a permanent dominant state (blocking all network communications). The TXD dominant time-out timer is reset when the TXD pin is set to high. The transmitter is also disabled, if pin TXD is held low (for example, by a short circuit to GND) while the device is switched into Normal mode, the bus lines are in the recessive state. The transceiver remains in this state, until pin TXD goes high. ### 1.7 Receive Data Output Pin (RXD) In Normal and Silent mode, this pin reports the state of the CAN bus to the microcontroller. In the application, this pin is connected to the microcontroller receive terminal. RXD is high when the bus is recessive. When the bus is dominant, RXD is low. The output is a push-pull structure; the high side is connected to VIO and the low side to GND. In Standby mode, the RXD is switched to VIO. When a wake-up event is detected, the RXD will be forced to low. A RXD recessive clamping function (see section 2.3.3 RXD Recessive Clamping) is implemented. This fail-safe feature prevents the controller from sending data on the bus if the RXD line is clamped to high (for example, recessive). ### 1.8 Inhibit Output Pin (INH) The inhibit output pin provides an internal switch toward the VS pin and is used to control external voltage regulators. If the device is in Normal or Standby mode, the inhibit high-side switch is turned on. When the device is in Sleep mode, the inhibit switch is turned off, thus disabling the connected external voltage regulators or other connected external devices. A wake-up event on the CAN bus or at the WAKE pin switches the INH pin to the VS level. After a system power-up (VS rises from zero), the INH pin switches to the VS level automatically. ## 1.9 Wake Pin (WAKE) This pin is a high-voltage input used for waking up the device from Sleep mode. It is usually connected to an external switch in the application to generate a local wake-up. If the WAKE pin is not needed in the application, it should be connected to GND to ensure optimal EMI performance. The WAKE pin has a special design structure and is triggered by a low-to-high or a high-to-low transition on the WAKE pin. This arrangement allows for maximum flexibility when designing a local wake-up circuit. An internal filter is implemented to avoid a false wake-up event due to parasitic pulses. A serial resistor should be inserted in order to limit the input current mainly during transient pulses and ESD. The recommended resistor value is $10 \text{ k}\Omega$ . An external 10 nF capacitor is recommended for better EMC and ESD performances. To reduce the battery current during Low-Power mode, the internal pull-up/pull-down circuit follows the logic level at WAKE pin: - · a high level on the pin is followed by an internal pull-up toward VS - · a low level is followed by an internal pull-down towards GND. #### 1.10 Enable Pin (EN) The enable input pin together with the NSTBY pin controls the operating mode of the device. The EN pin provides a pull-down to force the transceiver into Recessive mode if EN is disconnected. ## 1.11 Error Indication Pin (NERR) The NERR pin reflects the status of the device. The ATA6571 has seven internal flags for a system diagnosis support. Five of these flags can be polled by the controller through pin NERR. The available flag on pin NERR depends on the active operating mode and on a number of other conditions. Switching between modes allows access to a number of diagnostic flags through pin NERR. ### 1.12 Standby Mode Control Pin (NSTBY) The NSTBY input pin together with the EN pin control the operating mode of the device. The NSTBY pin provides a pull-down current to force the transceiver into Standby mode, if STBY is disconnected. # 2. Functional Description The ATA6571 high-speed CAN transceiver offers a number of operating modes, diagnostic features and fail-safe features that enable enhanced system reliability and advanced power management. ### 2.1 Device Operation Modes The control pins NSTBY and EN are used to select one of the five operating modes supported by the ATA6571. Switching between modes allows access to a number of diagnostic flags through pin NERR. Table 2-1 describes how to switch between modes and Figure 2-1 illustrates the different mode transitions. **Table 2-1. Operating Modes** | Mode | Diagnostic Flags | | | NSTBY <sup>(3)</sup> | EN | INH | |------------------|---------------------------|------------------|---------------------|----------------------|------|----------| | wode | UV <sub>VCC/VIO</sub> (1) | UV <sub>VS</sub> | Wake <sup>(2)</sup> | NSIBI | EN | INFI | | From Normal, Si | lent, Standby | and Go-to-Slo | eep modes | | | | | Sleep mode | Set | Χ | X | X | X | Floating | | Standby mode | Cleared | Set | X | High | X | High | | Standby mode | Cleared | Χ | Set | Low | X | High | | Standby mode | Cleared | Χ | Cleared | Low | Low | High | | Go-to-Sleep mode | Cleared | X | Cleared | Low | High | High | | Silent mode | Cleared | Cleared | X | High | Low | High | | Normal mode | Cleared | Cleared | X | High | High | High | | From Sleep mod | le | | | | | | | Sleep mode | Set | X | X | X | X | Floating | | Standby mode | Cleared | Set | X | High | X | High | | Standby mode | Cleared | X | Set | Low | X | High | | Sleep mode | Cleared | Х | Cleared | Low | X | Floating | | Silent mode | Cleared | Cleared | X | High | Low | High | | Normal mode | Cleared | Cleared | X | High | High | High | #### Note: - 1. Setting the UV<sub>VCC/VIO</sub> flag clears the Wake flag. - 2. Setting the Wake flag clears the $UV_{VCC/VIO}$ flag. - 3. A low-to-high transition on pin NSTBY clears the $UV_{VCC/VIO}$ flag. Figure 2-1. Operating Modes #### Where: a = NSTBY = 1, EN = 1 b = NSTBY = 1, EN = 0 c = NSTBY = 0, EN = 1 d = NSTBY = 0, EN = 0 (wake flag set) e = NSTBY = 0, EN = 0 f = NSTBY = 0, EN = 1 (wake flag cleared) g = NSTBY = 0 (wake flag set) h = wake flag cleared, $t > t_{hold(min)}$ #### 2.1.1 Normal Mode In Normal mode, the transceiver can transmit and receive data through the bus lines CANH and CANL. The output driver stage is active and drives data from the TXD input to the CAN bus. The High-Speed Comparator (HSC) converts the analog data on the bus lines into digital data, which is output to pin RXD. The bus biasing is set to $V_{VCC/2}$ and the undervoltage monitoring of VCC is active. The slope of the output signals on the bus lines is controlled and optimized in a way that guarantees the lowest possible Electromagnetic Emission (EME). Pin INH is active, so voltage regulators controlled by pin INH are active too. #### 2.1.2 Silent Mode This Receive-Only mode can be used to test the connection of the bus medium. In Silent mode, the ATA6571 can still receive data from the bus, but the transmitter is disabled and therefore no data can be sent to the CAN bus. The bus pins are released to recessive state ( $V_{VCC/2}$ ). All other IC functions, including the HSC, continue to operate as they do in Normal mode. The Silent mode can be used to prevent a faulty CAN controller from disrupting all network communications. #### 2.1.3 Standby Mode The Standby mode is the first level of power-saving mode for the ATA6571, offering reduced current consumption. In this mode, the transceiver is not able to transmit or correctly receive data through the bus lines. The transmitter and the HSC are switched off to reduce current consumption and only the low-power Wake-Up Comparator (WUC) monitors the bus lines for a valid wake-up signal. The bus pins are biased at ground level. Pin INH is still active, so voltage regulators controlled by this pin are also active. Pins RXD and NERR reflect any active wake-up requests (provided that VIO and VS are present). #### 2.1.4 Go-to-Sleep Mode The Go-to-Sleep mode is the controlled route for entering Sleep mode. In Go-to-Sleep mode, the transceiver behaves as in Standby mode, with the addition that a Go-to-Sleep command is issued to the transceiver. The transceiver remains in Go-to-Sleep mode for the minimum hold time ( $t_{hold}$ ) before entering Sleep mode. The transceiver does not enter Sleep mode if the state of pin NSTBY or pin EN is changed or if the Wake flag is set before $t_{hold}$ has elapsed. #### 2.1.5 Sleep Mode The Sleep mode is the best power-saving mode of the device. In this mode, the INH output is switched off. Therefore the external voltage regulator(s) controlled by this pin is also switched-off. This is the only difference between Sleep mode and Standby mode. The Sleep mode is entered through Go-to-Sleep mode, and also when the undervoltage detection time on either VCC or VIO elapses before the relevant voltage level has recovered. Pins NSTBY, EN, and the Wake flag can be used to wake up a node from Sleep mode. #### 2.1.6 Remote Wake-Up through the CAN Bus In Standby and Sleep mode, the bus lines are biased to ground to reduce current consumption to a minimum. The ATA6571 monitors the bus lines for a valid WUP as specified in the ISO 11898-2: 2016. This filtering helps to avoid spurious wake-up events, which can be triggered by scenarios such as a dominant clamped bus or by a dominant phase due to noise, spikes on the bus, automotive transients or EMI. The wake-up pattern consists of at least two consecutive dominant bus levels for a duration of at least $t_{\text{Filter}}$ , each separated by a recessive bus level with a duration of at least $t_{\text{Filter}}$ . Dominant or recessive bus levels shorter than $t_{\text{Filter}}$ are always ignored. The complete dominant-recessive-dominant pattern must be received within the bus wake-up time-out time $t_{\text{wake}}$ , to be recognized as a valid wake-up pattern, as shown in Figure 2-2. Otherwise, the internal wake-up logic is reset and then the complete wake-up pattern must be retransmitted to trigger a wake-up event. Pin RXD remains at high level until a valid wake-up event is detected. During Normal mode, at a VCC or VIO undervoltage condition or when the complete wake-up pattern is not received within $t_{\text{wake}}$ , no wake-up is signalled at the RXD pin. Figure 2-2. Timing of the Bus WUP in Standby Mode When a valid CAN WUP is detected on the bus, the RXD pin switches to low to signal a wake-up request. ### 2.2 Internal Flags For Fail-Safe Fallback mode control and system diagnosis, the ATA6571 has seven internal flags. Five of these flags can be polled by the controller through pin NERR. Depending on the current operating mode and on a number of other conditions, a different flag is available on the NERR pin. Table 2-2 describes how to access and control these flags. Table 2-2. Internal Flags Accessed through Pin NERR | Internal flag | Available flag on pin NERR (1) | Flag is cleared | |---------------------------------------------------------------------------------|-------------------------------------------------------------------------------------|-------------------------------------------------------------------------------------------------------------------------| | UV <sub>VCC/VIO</sub> | No | By setting the Pwon or Wake flags, by a low-<br>to-high transition on NSTBY or when both<br>VIO and VCC have recovered. | | UV <sub>VS</sub> | No | When VS has recovered | | Pwon In Silent mode (coming from Standby mode, Go-to-Sleep mode, or Sleep mode) | | When entering Normal mode | | Wake | In Standby mode, Go-to-Sleep, and Sleep mode (provided that VIO and VS are present) | When entering Normal mode or by setting the UV <sub>VCC/VIO</sub> flag | | Wake-up<br>source | In Normal mode (before the fourth dominant-to-recessive edge on pin TXD (2) | When leaving Normal mode | | continued | | | | | | | | | |---------------|----------------------------------------------------------------------------|------------------------------------------------------------------------------------------------------------------------------------------------------|--|--|--|--|--|--| | Internal flag | Available flag on pin NERR (1) | Flag is cleared | | | | | | | | Bus failure | In Normal mode (after the fourth dominant-to-recessive edge on pin TXD (2) | When re-entering Normal mode or by setting the Pwon flag | | | | | | | | Local failure | In Silent mode (coming from Normal mode) | When entering Normal mode or when RXD is dominant while TXD is recessive (provided that all local failures are resolved) or by setting the Pwon flag | | | | | | | #### Note: - 1. Pin NERR is an active-low output, so a low level indicates a set flag and a high level indicates a cleared flag. Allow pin NERR to stabilize for at least 8 µs after changing operating modes. - 2. Allow a TXD dominant time of at least 4 µs per dominant-recessive cycle. #### 2.2.1 UV<sub>VCC/VIO</sub> Flag $UV_{VCC/VIO}$ is the VCC and/or VIO undervoltage detection flag. The flag is set when the voltage on pin VCC drops below the VCC undervoltage detection voltage, $V_{VCC\_UV}$ , for longer than the undervoltage detection time, $t_{VSUP\_UV\_set}$ , or when the voltage on pin VIO drops below $V_{VIO\_UV}$ for longer than $t_{VSUP\_UV\_set}$ . When the $UV_{VCC/VIO}$ flag is set, the transceiver enters Sleep mode to save power and to ensure the bus is not disturbed. In Sleep mode the voltage regulators connected to pin INH are disabled, avoiding any extra power consumption that might be generated as a result of a short-circuit condition. Any wake-up request, setting the Pwon flag or a low-to-high transition on NSTBY will clear $UV_{VCC/VIO}$ and the timers, allowing the voltage regulators to be reactivated (at least until $UV_{VCC/VIO}$ is set again). $UV_{VCC/VIO}$ is also cleared if both VCC and VIO recover for longer than the undervoltage recovery time, $t_{VSUP\_UV\_clear}$ . The transceiver will then switch to the operating mode indicated by the logic levels on pins NSTBY and EN (see section 2.1 Device Operation Modes). ### 2.2.2 UV<sub>VS</sub> Flag The $UV_{VS}$ is the VS undervoltage detection flag. This flag is set when the voltage on pin VS drops below $V_{VS\_UV}$ . When $UV_{VS}$ is set, the transceiver enters Standby mode to save power and disengages from the bus (zero load). $UV_{VS}$ is cleared when the voltage on pin VS recovers. The transceiver then switches to the operating mode indicated by the logic levels on pins NSTBY and EN (see section 2.1 Device Operation Modes). #### 2.2.3 Pwon Flag The Pwon is the VS power-on flag. This flag is set when the voltage on pin VS recovers after previously dropping below $V_{uvd(VS)}$ (usually because the battery was disconnected). Setting the Pwon flag clears the $UV_{VCC/VIO}$ flag and timers. The Wake and Wake-Up Source flags are set to ensure consistent system power-up under all supply conditions. In Silent mode, the Pwon flag can be polled through pin NERR (see Table 2-2). The flag is cleared when the transceiver enters Normal mode. #### 2.2.4 Wake Flag The Wake flag is set when the transceiver detects a local or remote wake-up request. A local wake-up request is detected when the logic level on pin WAKE changes and the new level remains stable for at least $t_{wake}$ . A remote wake-up request is triggered by two bus dominant states of at least $t_{wake(busdom)}$ , with the first dominant state followed by a recessive state of at least $t_{wake(busrec)}$ (provided the dominant-recessive-dominant pattern is completed within $t_{to(wake)bus}$ ). The Wake flag can be set in Standby mode, Go-to-Sleep mode or Sleep mode. Setting the Wake flag clears the $UV_{VCC/VIO}$ flag and timers. Once set, the Wake flag status is immediately available on pins NERR and RXD (if VIO and VS are present). This flag is also set at power-on and cleared when the $UV_{VCC/VIO}$ flag is set or the transceiver enters Normal mode. #### 2.2.5 Wake-Up Source Flag The wake-up source recognition is provided through the Wake-Up Source flag, which is set when the Wake flag is set by a local wake-up request through the WAKE pin. The Wake-Up Source flag can be polled through the NERR pin in Normal mode (see Table 2-2). This flag is also set at power-on and cleared when the transceiver leaves the Normal mode. #### 2.2.6 Bus Failure Flag The Bus Failure flag is set if the transceiver detects a bus line short-circuit condition to VS, VCC or GND during four consecutive dominant-recessive cycles on pin TXD, while trying to drive the dominant bus lines. The Bus Failure flag can be polled through the NERR pin in Normal mode (see Table 2-2). This flag is cleared at power-on or when the transceiver re-enters Normal mode. #### 2.2.7 Local Failure Flag In Normal and Silent modes, the transceiver can distinguish five different local failure events, any of which will cause the Local Failure flag to be set. The five local failure events are: TXD dominant clamping, TXD-to-RXD short circuit, bus dominant clamping, an overtemperature event, and an RXD recessive clamping event (see section 2.3 Fail-Safe Features). The Local Failure flag can be polled through the NERR pin in Silent mode (see Table 2-2). This flag is cleared at power-on, when entering Normal mode or when RXD is dominant while TXD is recessive, provided that all local failures have been resolved. #### 2.3 Fail-Safe Features The ATA6571 can detect a number of different local failure conditions. Any of these failures sets the Local Failure flag and in most cases the transmitter of the transceiver is disabled. #### 2.3.1 TXD Dominant Time-Out Function A permanent low level on pin TXD (due to a hardware or software application failure) drives the CAN bus into a permanent dominant state, blocking all network communications. The TXD dominant time-out function prevents such a network lock-up by disabling the transmitter. The TXD dominant time-out timer is started when the TXD pin is set to low. If the low state on the TXD pin persists for longer than $t_{to(dom)}$ , the transmitter is disabled, releasing the bus lines to a recessive state. The $t_{to(dom)}$ dominant time-out timer defines a minimum possible bit rate of 40 kbit/s. The transmitter remains disabled until the Local Failure flag is cleared. #### 2.3.2 TXD-to-RXD Short-Circuit Detection A short circuit between pins RXD and TXD locks the bus in a permanent dominant state once it has been driven dominant, because the low-side driver of RXD is typically stronger than the high-side driver of the controller connected to TXD. The TXD-to-RXD short-circuit detection prevents this network lock-up by disabling the transmitter. The transmitter remains disabled until the Local Failure flag is cleared. #### 2.3.3 RXD Recessive Clamping This fail-safe feature prevents the controller from sending data to the bus if its RXD line is clamped to high (for example, recessive). That is, if the RXD pin cannot signalize a dominant bus condition because it is shorted to VCC, the transmitter within the ATA6571 is disabled to avoid possible data collisions on the bus. In Normal and Silent mode, the device permanently compares the state of the the HSC with the state of the RXD pin. If the HSC indicates a dominant bus state for more than $t_{RXD\_rec\_clmp}$ , without the RXD pin doing the same, a recessive clamping situation is detected. The RXD recessive clamping detection is reset (LOCFAIL flag removed) by either entering Normal or unpowered mode or if the RXD pin is showing a dominant (for example, LOW) level again. Figure 2-3. RXD Recessive Clamping Detection #### 2.3.4 Bus Dominant Clamping Detection A CAN bus short circuit (to VS, VCC or GND) or a failure in one of the other network nodes can result in a differential voltage on the bus, high enough to represent a bus dominant state. Because a node does not start transmission if the bus is dominant, the normal bus failure detection does not detect this failure, but the bus dominant clamping detection will. The Local Failure flag is set if the dominant state on the bus persists for longer than t<sub>BUS\_dom</sub>. By checking this flag, the controller can determine if a clamped bus is blocking network communications. There is no need to disable the transmitter. RXD is low as long as the bus is still dominant and goes high when the bus is released to high. **Note:** The Local Failure flag does not retain a bus dominant clamping failure and is released as soon as the bus returns to the recessive state. #### 2.3.5 Overtemperature Detection The transceiver is protected against overtemperature conditions. If the junction temperature exceeds the shutdown junction temperature, $T_{Jsd}$ , the transmitter is disabled until the Local Failure flag is cleared. #### 2.3.6 Bus Wake-Up only at Dedicated Wake-Up Pattern Due to the implementation of the wake-up filtering, the ATA6571 does not wake up when the bus is in a long dominant phase, it only wakes up at a dedicated wake-up pattern as specified in the ISO 11898-2: 2016. This means for a valid wake-up at least two consecutive dominant bus levels for a duration of at least $t_{Filter}$ , each separated by a recessive bus level with a duration of at least $t_{Filter}$ that must be received through the bus. Dominant or recessive bus levels shorter than $t_{Filter}$ are always ignored. The complete dominant-recessive-dominant pattern (as shown in Figure 2-2) must be received within the bus wake-up time-out time $t_{wake}$ to be recognized as a valid wake-up pattern. This filtering leads to a higher robustness against EMI and transients and reduces therefore the risk of an unwanted bus wake-up significantly. #### 2.3.7 Undervoltage Detection on Pins VS, VCC and VIO If $V_{VS}$ , $V_{VCC}$ or $V_{VIO}$ drop below their respective undervoltage detection levels ( $V_{VS\_UV}$ , $V_{VCC\_UV}$ and $V_{VIO}$ \_uV (see section 5. Electrical Characteristics), the transceiver switches off and disengages from the bus until $V_{VS}$ , $V_{VCC}$ and $V_{VIO}$ recover. The low-power wake-up comparator and local wake-up are switched off during a VS undervoltage. # 3. Absolute Maximum Ratings Stresses beyond those listed under "Absolute Maximum Ratings" may cause permanent damage to the device. This is a stress rating only and functional operation of the device at these or any other conditions beyond those indicated in the operational sections of this specification are not implied. Exposure to absolute maximum rating conditions for extended periods may affect device reliability. | Parameters | Sym. | Min. | Max. | Unit | |-----------------------------------------------------------------------------------------------------------------------|---------------------------------------|--------------------------------|------|----------| | CANH, CANL | | -27 | +42 | V | | DC Voltage Transient Voltage, according to ISO 7637 part 2 | V <sub>CANH</sub> , V <sub>CANL</sub> | -150 | +100 | V | | Maximum Differential Bus Voltage | $V_{Diff}$ | -25 | +25 | V | | DC Voltage on Pins TXD, RXD, NSTBY, EN, NERR, VCC, VIO | V <sub>x</sub> | -0.3 | +5.5 | V | | DC Voltage on Pins VS, WAKE, INH | $V_{VS}, V_{WAKE}, V_{INH}$ | -0.3 | +58 | V | | DC Voltage on Pin VS (for 2 ms, 2500 pulses) | V <sub>VS</sub> | -2 | _ | V | | ESD according to IBEE CAN EMC Test Specification following IEC 62228, IEC 61000-4-2: Pins VS, CANH, CANL, WAKE to GND | _ | +/-8 | _ | kV | | <ul><li>HBM JESD22-A114/AEC-Q100-002:</li><li>CANH, CANL</li><li>VS, WAKE to GND</li></ul> | _ | +/ <u>-</u> 8<br>+/ <u>-</u> 6 | _ | kV<br>kV | | HBM JESD22-A114/AEC-Q100-002: All Pins | _ | +/-4 | _ | kV | | Charge Device Model ESD AEC-Q100-011 | _ | +/-750 | _ | V | | Machine Model ESD AEC-Q100-003 | _ | +/–100 | _ | V | | Storage Temperature | T <sub>stg</sub> | <b>–</b> 55 | +175 | °C | | Virtual Junction Temperature | T <sub>vJ</sub> | -40 | +175 | °C | #### 4. **Thermal Characteristics** ## Table 4-1. Thermal Characteristics SOIC14 | Parameters | Sym. | Min. | Тур. | Max. | Unit | |------------------------------------------------------------------------------------------------|----------------------|------|------|------|------| | Thermal Resistance Virtual Junction to Ambient, where IC is soldered to PCB according to JEDEC | R <sub>thvJA</sub> | _ | 110 | _ | K/W | | Thermal Shutdown of the Bus Drivers for the ATA6571-GNQW1 (Grade 1) | T <sub>Jsd</sub> | 150 | 175 | 195 | °C | | Thermal Shutdown of the Bus Drivers for the ATA6571-GNQW0 (Grade 0) | T <sub>Jsd</sub> | 160 | 175 | 195 | °C | | Thermal Shutdown Hysteresis | T <sub>Jsd_hys</sub> | _ | 30 | _ | °C | # 5. Electrical Characteristics All parameters valid for Grade 1: $T_{amb} = -40^{\circ}C$ to +125°C, Grade 0: $T_{amb} = -40^{\circ}C$ to +150°C; $4.5V \le V_{VS} \le 40V$ ; $4.5V \le V_{VCC} \le 5.5V$ ; $2.8V \le V_{VIO} \le 5.5V$ ; all voltages are defined with respect to ground; $R_{(CANH-CANL)} = 60\Omega$ ; $C_L = 100$ pF; typical values are given at $V_{VS} = 13V$ , $T_{amb} = +25^{\circ}C$ ; unless otherwise noted. | No. | Parameters | Test Conditions | Pin | Sym. | Min. | Тур. | Max. | Unit | Type* | |------|---------------------------------------------------------------------|---------------------------------------------------------------------|----------|--------------------------|---------------|------|------------------------|------|-------| | vs | | | , | | | ' | | • | | | 0.10 | Supply Voltage Threshold for<br>Power-On Detection | V <sub>V</sub> S rising | VS | Vvs_pwron | _ | _ | 4.8 | V | В | | 0.20 | Supply Voltage Threshold for<br>Power-Off Detection | V <sub>VS</sub> falling | VS | Vvs_pwroff | 2.8 | _ | 3.1 | V | Α | | 0.30 | Supply Voltage Threshold for CAN TRX Undervoltage Detection Release | V <sub>VS</sub> rising | VS | VVS_UV_CAN_Clear | 4.3 | _ | 4.6 | V | A | | 0.40 | Supply Voltage Threshold for CAN TRX Undervoltage Detection | V <sub>VS</sub> falling | VS | VVS_UV_CAN_Set | 4.2 | _ | 4.5 | V | A | | 0.50 | | Standby mode;<br>VINH = VWAKE = VVS, VVS < 18V | VS | IVS_Stby | _ | _ | 32 | μA | Α | | 0.51 | | Normal or Silent mode; V <sub>VS</sub> < 18V | VS | IVS_Norm | _ | _ | 330 | μΑ | Α | | 0.53 | | Standby mode;<br>VINH = VWAKE = VVS, VVS = 18V to<br>40V | VS | <sup>I</sup> VS_Stby_ext | _ | _ | 38 | μA | A | | 0.54 | VS Supply Current | Normal or Silent mode; V <sub>VS</sub> = 18V to 40V | VS | IVS_Norm:ext | _ | _ | 340 | μA | Α | | 0.52 | | Sleep mode;<br>VINH = VVCC = VVIO = 0V;<br>VWAKE = VVS; VVS < 18V | VS | IVS_Sleep | _ | 18 | 30 | μА | A | | 0.55 | | Sleep mode;<br>VINH = VVCC = VVIO = 0V;<br>VWAKE = VVS; VVS = 1840V | VS | I <sub>VS_SIp_ext</sub> | _ | _ | 36 | μА | В | | vcc | | | | | | | | | | | 1.10 | VCC Undervoltage Detection<br>Threshold | | VCC | VVCC_UV | 4 | _ | 4.5 | V | Α | | 1.20 | | Normal mode (dominant) | VCC | IVCC_dom | 20 | _ | 65 | mA | Α | | 1.31 | VCC Supply Current | Normal mode or Silent mode (recessive) | VCC | IVCC_rec | 2 | _ | 5 | mA | Α | | 1.32 | voc зарру сапен | Normal mode short between CANH and CANL | VCC | IVCC_short | _ | _ | 80 | mA | В | | 1.33 | | Sleep mode or Standby mode | VCC | IVCC_sleep | _ | _ | 3.2 | μΑ | Α | | VIO | | | | | | | | | | | 2.10 | VIO Undervoltage Detection<br>Set Threshold | | VIO | VVIO_UV | 2.4 | _ | 2.8 | V | Α | | 2.20 | | Normal (VTXD = 0V) | VIO | IVIO_norm | _ | _ | 130 | μΑ | Α | | 2.21 | VIO Supply Current | Normal mode or Silent mode (recessive) | VIO | lVIO_rec | _ | _ | 4.5 | μA | Α | | 2.22 | | Standby mode or Sleep mode | VIO | IVIO_Sleep | _ | _ | 4.5 | μΑ | Α | | NSTB | Y and EN | | | | | | | | | | 3.10 | High-Level Input Voltage | | NSTBY/EN | VNSTBY/EN_H | 0.7 ×<br>VVIO | _ | VVIO + 0.3 | V | Α | | 3.20 | Low-Level Input Voltage | | NSTBY/EN | VNSTBY/EN_L | -0.3 | _ | 0.3 × V <sub>VIO</sub> | V | Α | | | continued | | | | | | | | | |-------|-----------------------------------------|---------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|---------------|-------------------|---------------------------|---------------|------------------------|------|-------| | No. | Parameters | Test Conditions | Pin | Sym. | Min. | Тур. | Max. | Unit | Type* | | 3.30 | High-Level Input Current | V <sub>NSTBY</sub> , V <sub>EN</sub> > 0.7*VIO | NSTBY/EN | INSTBY/EN_H | 1 | 4 | 10 | μΑ | А | | 3.40 | Low-Level Input Current | VNSTBY, VEN = 0V | NSTBY/EN | INSTBY/EN_L | -1 | 0 | +1 | μΑ | В | | NERR, | , RXD | | | | ' | ' | | | | | 4.10 | High-Level Output Current | VNERR/RXD = VVIO - 0.4V | NERR,<br>RXD | INERR_H, IRXD_H | -3 | _ | _ | mA | А | | 4.20 | Low-Level Output Current | V <sub>NERR</sub> = 0.4V | NERR,<br>RXD | INERR_L, IRXD_L | _ | _ | 3 | mA | А | | TXD | | | | | | | | | | | 5.10 | High-Level Input Voltage | | TXD | VTXD_H | 0.7 ×<br>VVIO | _ | V <sub>VIO</sub> + 0.3 | V | А | | 5.20 | Low-Level Input Voltage | | TXD | $V_{TXD\_L}$ | -0.3 | _ | 0.3 × V <sub>VIO</sub> | V | Α | | 5.30 | Pull-Up Resistor | | TXD | RPU_TXD | 40 | 60 | 80 | kΩ | Α | | 5.40 | Input Capacitance | | TXD | C <sub>TXD</sub> | _ | 5 | 10 | pF | D | | WAKE | | | | | | | ' | | | | 6.10 | High-Level Input Current | VWAKE = VVS - 1.9V | WAKE | lwake_h | -10 | -5 | -1 | μΑ | А | | 6.20 | Low-Level Input Current | VWAKE = VVS - 3.9V | WAKE | lWAKE_L | 1 | 5 | 10 | μΑ | А | | 6.30 | Threshold Voltage | | WAKE | VWAKE_TH | VVS -<br>3.8 | _ | V <sub>VS</sub> - 2 | V | Α | | INH | | | | | | | | | | | 7.10 | High-Level Voltage | Normal mode or Standby mode,<br>I <sub>INH</sub> = −180 μA | INH | VINH_H | V <sub>V</sub> S -<br>0.8 | _ | Vvs | V | А | | 7.20 | Off Mode Leakage Current | Off mode leakage current, INH pin grounded | INH | INH_Off | -2 | _ | 2 | μA | А | | CANH | , CANL (see Figure 6-3 for the d | efinition of R <sub>L</sub> and the test circuit) | | | | | | | | | 8.10 | Single-Ended Dominant Output | $R_1 = 50\Omega$ to $65\Omega$ | CANH | VCANH | 2.75 | 3.5 | 4.5 | V | Α | | 8.11 | Voltage | 11( 3032 to 0332 | CANL | VCANL | 0.5 | 1.5 | 2.25 | V | Α | | 8.30 | Transmitter Voltage Symmetry | $\begin{aligned} &\text{VSym} = (\text{VCANH} + \text{VCANL})/\text{VCC}, \\ &\text{RL} = 60\Omega, \text{C}_1 = 4.7 \text{ nF}, \\ &\text{fTXD} = 1 \text{ MHz} \end{aligned}$ | _ | Vsym | 0.9 | _ | 1.1 | V | D | | 8.40 | | Normal mode, $V_{TXD}$ = 0V,<br>$V_{VCC}$ = 4.7V to 5.5V, t < t <sub>to</sub> (dom)<br>$R_L$ = 50 $\Omega$ to 65 $\Omega$ | _ | VDiff | 1.5 | _ | 3 | V | В | | 8.41 | Dominant Differential Output<br>Voltage | Normal mode, $V_{TXD}$ = 0V,<br>$V_{VCC}$ = 4.7V to 5.5V, t < t <sub>to</sub> (dom)<br>$R_L$ = 45 $\Omega$ to 70 $\Omega$ | _ | V <sub>Diff</sub> | 1.4 | _ | 3.2 | V | В | | 8.42 | | Normal mode, VTXD = 0V, VVCC = 4.7V to 5.5V, t < $t_{to}$ (dom) RL = 2240 $\Omega$ | _ | VDiff | 1.5 | _ | 5 | V | D | | 8.50 | | Single-Ended output voltage on CANH/CANL, Normal mode/Silent mode, V <sub>TXD</sub> = V <sub>VIO</sub> , no load | CANH,<br>CANL | VCANH, VCANL | 2 | 0.5 x<br>VVCC | 3 | V | A | | 8.51 | Recessive Output Voltage | Single-Ended output voltage on CANH/CANL, Standby mode, VTXD = VVIO, no load | CANH,<br>CANL | VCANH, VCANL | -0.1 | _ | 0.1 | V | А | | 8.53 | | Differential output voltage (bus biasing active), no load | CANH,<br>CANL | V <sub>Diff</sub> | -50 | _ | 50 | mV | А | | 8.54 | | Differential output voltage (bus biasing inactive), no load | CANH,<br>CANL | $V_{Diff}$ | -200 | _ | 200 | mV | Α | | | continued | | | | | | | | | |--------|--------------------------------------------------------------|-------------------------------------------------------------------------------------------------------------------------------------------------|-----------------------|------------------------------|--------------|---------------|--------------|---------|-------| | No. | Parameters | Test Conditions | Pin | Sym. | Min. | Тур. | Max. | Unit | Type* | | 8.60 | Differential Receiver Threshold | Normal/Silent mode;<br>VCANL = VCANH = -12V to +12V | _ | V <sub>Diff_rx_th</sub> | 0.5 | 0.7 | 0.9 | V | Α | | 8.61 | Voltage | Standby/Sleep mode;<br>VCANL = VCANH = -12V to +12V | _ | V <sub>Diff_rx_th</sub> | 0.4 | 0.7 | 1.15 | V | Α | | 8.70 | Differential Receiver Hysteresis<br>Voltage | Normal/Silent mode;<br>VCANL = VCANH = -12V to +12V | _ | V <sub>hys_rx</sub> | 50 | 120 | 200 | mV | В | | | | V <sub>V</sub> S = V <sub>V</sub> CC = V <sub>V</sub> IO = 0V,<br>V <sub>C</sub> ANH = V <sub>C</sub> ANL = 5V | _ | Ileak_in (ICANH, ICANL) | -5 | _ | +5 | μА | Α | | 8.80 | Input Leakage Current | $\begin{aligned} &VVS = V_{VCC} = V_{VIO} \text{ shorted to} \\ &\text{ground through 47 k} \Omega, \\ &V_{CANH} = V_{CANL} = 5V \end{aligned}$ | _ | leak_in (ICANH, ICANL) | -5 | _ | +5 | μА | D | | 8.90 | | Normal mode, CAN dominant,<br>VTXD = 0, t < t <sub>to</sub> (dom), VVCC = 5V,<br>VCANH = -5V (short circuit) | _ | ICANH_max | -75 | _ | -35 | mA | Α | | 8.91 | Maximum Driver Output<br>Current | Normal mode, CAN dominant;<br>V <sub>TXD</sub> = 0, t < t <sub>dom</sub> , V <sub>VCC</sub> = 5V,<br>V <sub>CANL</sub> = 18V (short circuit) | _ | <sup>I</sup> CANL_max | 35 | _ | 100 | mA | Α | | 87.91 | | Normal mode, CAN dominant;<br>V <sub>TXD</sub> = 0, t < t <sub>dom</sub> , V <sub>VCC</sub> = 5V,<br>V <sub>CANL</sub> = 27V (short circuit) | _ | <sup>I</sup> CANL_max | 35 | _ | 115 | mA | D | | 8.100 | Single Ended Input Peristance | VCANH = VCANL = 4V | CANH,<br>CANL | RCANH, RCANL | 9 | 15 | 28 | kΩ | Α | | 0.100 | Single-Ended Input Resistance | -2V ≤ V <sub>CANH</sub> ≤ 7V,<br>-2V ≤ V <sub>CANL</sub> ≤ 7V | CANH,<br>CANL | RCANH, RCANL | 9 | 15 | 28 | kΩ | D | | | Matching of Internal Resistance<br>Between CANH and CANL | VCANH = VCANL = 4V,<br>mR = 2 × (RCANH - CANL)/<br>(RCANH + RCANL) | _ | mR | -1 | _ | 1 | % | Α | | 8.110 | | -2V ≤ VCANH ≤ 7V,<br>-2V ≤ VCANL ≤ 7V<br>mR = 2 × (RCANH - RCANL)/<br>(RCANH + RCANL) | _ | mR | -1 | _ | 1 | % | D | | | | VCANH = VCANL = 4V | _ | R <sub>Diff</sub> | 18 | 30 | 56 | kΩ | Α | | 8.120 | Differential Internal Resistance | -2V ≤ V <sub>CANH</sub> ≤ 7V,<br>-2V ≤ V <sub>CANL</sub> ≤ 7V | _ | RDiff | 18 | 30 | 56 | kΩ | D | | 8.130 | Common-Mode Input<br>Capacitance | | _ | Ci(cm) | _ | _ | 20 | pF | D | | 8.140 | Differential Input Capacitance | | _ | C <sub>Diff</sub> | _ | _ | 10 | pF | D | | 8.141 | Differential Bus Voltage Range for Recessive State Detection | Bus biasing active /inactive -12,0V ≤ V <sub>CANL</sub> ≤ +12,0V -12,0V ≤ V <sub>CANH</sub> ≤ +12,0V | _ | VDiff_rec_a<br>VDiff_rec_i | -3<br>-3 | = | +0.5<br>+0.4 | ٧ | D | | 8.142 | Differential Bus Voltage Range for Dominant State Detection | Bus biasing active /inactive -12,0 V ≤ VCANL ≤ +12,0 V -12,0 V ≤ VCANH ≤ +12,0 V | _ | VDIFF_dom_a<br>VDIFF_dom_i | 0.9<br>1.15 | _ | 8<br>8 | V | D | | Transe | | CANH, CANL, TXD and RXD. See Figu | re 5-1, Figure | e 5-2 and Figure 6-3 for the | e definition | n of the timi | ing paramete | ers and | l the | | 9.10 | Delay Time from TXD to Bus<br>Dominant | R <sub>L</sub> = 60Ω, C <sub>2</sub> = 100 pF | CANH,<br>CANL,<br>TXD | <sup>t</sup> TXDBUS_dom | _ | 65 | _ | ns | С | © 2019 Microchip Technology Inc. | | continued | | | | | | | | | |-------|--------------------------------------------------------------------------|-----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|-----------------------|---------------------------|------|------|------|------|-------| | No. | Parameters | Test Conditions | Pin | Sym. | Min. | Тур. | Max. | Unit | Type* | | 9.20 | Delay Time from TXD to Bus<br>Recessive | R <sub>L</sub> = 60Ω, C <sub>2</sub> = 100 pF | CANH,<br>CANL,<br>TXD | <sup>t</sup> TXDBUS_rec | _ | 90 | _ | ns | С | | 9.30 | Delay Time from bus<br>Dominant to RXD | R <sub>L</sub> = 60Ω, C <sub>2</sub> = 100 pF | CANH,<br>CANL,<br>RXD | <sup>t</sup> BUSRXD_dom | _ | 60 | _ | ns | С | | 9.40 | Delay Time from Bus<br>Recessive to RXD | R <sub>L</sub> = 60Ω, C <sub>2</sub> = 100 pF | CANH,<br>CANL,<br>RXD | tBUSRXD_rec | _ | 65 | _ | ns | С | | 9.50 | Propagation Delay from TXD to | $R_L = 60\Omega$ , $C_2 = 100 pF$ , $C_{RXD} = 15 pF$ | TXD, RXD | tLoop | 100 | _ | 220 | ns | А | | 9.51 | RXD | $R_L = 150\Omega$ , $C_2 = 100 \text{ pF}$ , $C_{RXD} = 15 \text{ pF}$ , $f_{TXD} = 250 \text{ KHz}$ | TXD, RXD | tLoop | _ | _ | 300 | ns | С | | 9.60 | Recessive Bit Time on Pin RXD | $t_{B\_TXD} = 500 \text{ ns},$<br>$R_L = 60\Omega, C_2 = 100 \text{ pF},$<br>$C_{RXD} = 15 \text{ pF}$ | RXD | tBit(RXD) | 400 | _ | 550 | ns | С | | 9.61 | Tecessive bit fille diff if tAb | $t_{B\_TXD}$ = 200 ns,<br>$R_{L}$ = 60 $\Omega$ , $C_{2}$ = 100 pF,<br>$C_{RXD}$ = 15 pF | RXD | <sup>t</sup> Bit(RXD) | 120 | _ | 220 | ns | Α | | 9.70 | Receiver Timing Symmetry | $\begin{array}{l} \Delta t Rec = t Bit(RXD) - t Bit(Bus), \\ t_{B\_TXD} = 500 \text{ ns (see no. 9.100 for} \\ t Bit(Bus)) \\ RL = 60 \ \Omega, \ C_2 = 100 \ pF, \ C_{RXD} = 15 \\ pF \end{array}$ | _ | $\Delta t$ Rec | -65 | _ | +40 | ns | С | | 9.71 | | $\begin{array}{l} \Delta t_{Rec} = t_{Bit(RXD)} - t_{Bit(Bus)}, \\ t_{B\_TXD} = 200 \text{ ns} \\ \text{RL} = 60 \ \Omega, \ C_2 = 100 \text{ pF}, \ C_{RXD} = 15 \\ \text{pF} \end{array}$ | _ | ΔtRec | -45 | _ | +15 | ns | В | | 9.80 | TXD Dominant Time-Out Time | VTXD = 0V, Normal mode | TXD | tto(dom) | 2.7 | _ | 3.3 | ms | В | | 9.90 | Bus Dominant Time-Out Time | VCANH-CANL 0.9V | _ | tBUS_dom | 2.7 | _ | 3.3 | ms | В | | 9.100 | Transmitted Recessive Bit | $t_{B\_TXD}$ = 500 ns RL = 60 $\Omega$ , C <sub>2</sub> = 100 pF, C <sub>RXD</sub> = 15 pF | _ | <sup>†</sup> Bit(Bus) | 435 | _ | 530 | ns | С | | 9.110 | Width on the Bus | $t_{B\_TXD}$ = 200 ns<br>RL = 60 $\Omega$ , C <sub>2</sub> = 100 pF, C <sub>RXD</sub> = 15<br>pF | _ | <sup>t</sup> Bit(Bus) | 155 | _ | 210 | ns | A | | 9.120 | CAN Activity Filter Time for<br>Standard Remote Wake-Up<br>Pattern (WUP) | First pulse (after first recessive) and second pulse for wake-up on pins CANH and CANL, Sleep mode | CANH,<br>CANL | <sup>t</sup> Filter | 0.5 | _ | 1.8 | μs | А | | 9.170 | Go-to-Sleep Hold Time | From issuing the Go-to-Sleep command to enter Sleep mode | _ | <sup>t</sup> hold | 20 | _ | 50 | μs | В | | 9.180 | Undervoltage Detection Time | | VCC, VIO | tVSUP_UV_set | 100 | _ | 350 | ms | В | | 9.190 | Undervoltage Recovery Time | | VCC, VIO | tVSUP_UV_clear | 1 | _ | 5 | ms | В | | 9.200 | Start-Up Time after Power-On | From V <sub>VS</sub> rises above the power-on detection threshold, V <sub>VS</sub> _PWRON until pin INH high | VS | <sup>t</sup> startup | _ | 2.8 | 4.7 | ms | A | | 9.220 | Debouncing Time for<br>Recessive Clamping State<br>Detection | VCANH + CANL > 900 mV,<br>RXD = HIGH | RXD | <sup>t</sup> RXD_rec_clmp | 60 | 90 | 175 | ns | D | | 9.230 | Local Wake-Up Filter Time | In response to a falling or rising edge on pin WAKE;<br>Standby or Sleep mode | WAKE | <sup>‡</sup> local_wu | 5 | _ | 50 | μs | А | # **ATA6571** # **Electrical Characteristics** | | continued | | | | | | | | | |--------|-----------------------------------------------------------------------------------------------------------------|-----------------------------------------------------------------------------------------------|-----|-------------------------------|------|------|------|------|-------| | No. | Parameters | Test Conditions | Pin | Sym. | Min. | Тур. | Max. | Unit | Type* | | 9.240 | Transmitter Resume Time | From TXD, it goes high to TX and it operates after the TXD dominant timeout event is detected | _ | tTX_resume_TXDOUT | _ | _ | 4 | μs | D | | 9.250 | Bus Wake-Up Time-Out Time | Between the first and second<br>dominant pulses, CAN TRX Standby<br>mode | _ | <sup>t</sup> wake | 0.9 | _ | 1.2 | ms | В | | 9.260 | Delay Time for Standby to<br>Normal Mode Transition | Rising edge at pin NSTBY,<br>EN = HIGH | _ | tdel(stby-norm) | _ | _ | 47 | μs | D | | 9.270 | Delay Time for Normal Mode to Standby Mode Transition | Falling edge at pin NSTBY,<br>EN = LOW | _ | <sup>t</sup> del(norm-stby) | _ | _ | 5 | μs | D | | 9.280 | Delay Time for Normal Mode to Silent Mode Transition | Falling edge at pin EN,<br>NSTBY = HIGH | _ | <sup>t</sup> del(norm-silent) | _ | _ | 10 | μs | D | | 9.290 | Delay Time for Silent Mode to<br>Normal Mode Transition | Rising edge at pin EN,<br>NSTBY = HIGH | _ | <sup>t</sup> del(silent-norm) | _ | _ | 10 | μs | D | | 9.300 | Delay Time for Silent Mode to<br>Standby Mode Transition | Falling edge at pin EN,<br>NSTBY = LOW | _ | <sup>t</sup> del(silent-stby) | _ | _ | 5 | μs | D | | 9.310 | Delay Time for Standby Mode to Silent Mode Transition | Rising edge at pin NSTBY, EN = LOW | _ | <sup>t</sup> del(stby-silent) | _ | _ | 47 | μs | D | | 9.320 | Delay Time for Sleep Mode to<br>Standby Mode Transition | Wake event detected | _ | <sup>†</sup> del(sleep-stby) | _ | _ | 5 | μs | D | | * Type | * Type means: A = 100% tested, B = 100% correlation tested, C = Characterized on samples, D = Design parameter. | | | | | | | | | # 6. Application Circuits Figure 6-1. Typical Application Circuit #### Note: 1. The value of these capacitors depends on the used external voltage regulators. Figure 6-2. Typical Application Circuit 5V Only #### Note: 1. The value of this capacitor depends on the used external voltage regulator. Figure 6-3. Test Circuit # 7. Package Information ### 7.1 Package Marking Information 14-Lead 3.90 mm SOIC **Legend:** XX...X Customer-specific information Y Year code (last digit of calendar year) YY Year code (last 2 digits of calendar year) WW Week code (week of January 1 is week '01') NNN Alphanumeric traceability code (e3) Pb-free JEDEC designator for Matte Tin (Sn) This package is Pb-free. The Pb-free JEDEC designator (e3) can be found on the outer packaging for this package. **Note**: In the event the full Microchip part number cannot be marked on one line, it will be carried over to the next line, thus limiting the number of available characters for customer-specific information. #### Legend: XX...X Customer-specific information Y Year code (last digit of calendar year) YY Year code (last 2 digits of calendar year) **WW** Week code (week of January 1 is week '01') NNN Alphanumeric traceability code e3 JEDEC® designator for Matte Tin (Sn) \* This package is RoHS compliant. The JEDEC designator ( ©3) can be found on the outer packaging for this package. **Note:** In the event the full Microchip part number cannot be marked on one line, it will be carried over to the next line, thus limiting the number of available characters for customer-specific information. #### 14-Lead Plastic Small Outline (SL) - Narrow, 3.90 mm Body [SOIC] **Note:** For the most current package drawings, please see the Microchip Packaging Specification located at http://www.microchip.com/packaging Microchip Technology Drawing No. C04-065C Sheet 1 of 2 #### 14-Lead Plastic Small Outline (SL) - Narrow, 3.90 mm Body [SOIC] **bte:** For the most current package drawings, please see the Microchip Packaging Specification located at http://www.microchip.com/packaging | Units | | MILLIMETERS | | | | |--------------------------|----|-------------|-----|------|--| | Dimension Limits | | MIN | NOM | MAX | | | Number of Pins | N | 14 | | | | | Pitch | е | 1.27 BSC | | | | | Overall Height | Α | - | - | 1.75 | | | Molded Package Thickness | A2 | 1.25 | - | i | | | Standoff § | A1 | 0.10 | - | 0.25 | | | Overall Width | E | 6.00 BSC | | | | | Molded Package Width | E1 | 3.90 BSC | | | | | Overall Length | D | 8.65 BSC | | | | | Chamfer (Optional) | h | 0.25 | - | 0.50 | | | Foot Length | L | 0.40 | - | 1.27 | | | Footprint | L1 | 1.04 REF | | | | | Lead Angle | Θ | 0° | - | - | | | Foot Angle | φ | 0° | - | 8° | | | Lead Thickness | С | 0.10 | - | 0.25 | | | Lead Width | b | 0.31 | - | 0.51 | | | Mold Draft Angle Top | α | 5° | - | 15° | | | Mold Draft Angle Bottom | β | 5° | - | 15° | | #### Notes: - 1. Pin 1 visual index feature may vary, but must be located within the hatched area. - 2. § Significant Characteristic - Dimension D does not include mold flash, protrusions or gate burrs, which shall not exceed 0.15 mm per end. Dimension E1 does not include interlead flash or protrusion, which shall not exceed 0.25 mm per side. - 4. Dimensioning and tolerancing per ASME Y14.5M - BSC: Basic Dimension. Theoretically exact value shown without tolerances. - REF: Reference Dimension, usually without tolerance, for information purposes only. - 5. Datums A & B to be determined at Datum H. Microchip Technology Drawing No. C04-065C Sheet 2 of 2 14-Lead Plastic Small Outline (SL) - Narrow, 3.90 mm Body [SOIC] **Note:** For the most current package drawings, please see the Microchip Packaging Specification located at http://www.microchip.com/packaging RECOMMENDED LAND PATTERN | | MILLIMETERS | | | | |-----------------------|-------------|----------|------|------| | Dimension | Limits | MIN | NOM | MAX | | Contact Pitch E | | 1.27 BSC | | | | Contact Pad Spacing | С | | 5.40 | | | Contact Pad Width | Х | | | 0.60 | | Contact Pad Length | Υ | | | 1.50 | | Distance Between Pads | Gx | 0.67 | | | | Distance Between Pads | G | 3.90 | | | #### Notes: 1. Dimensioning and tolerancing per ASME Y14.5M BSC: Basic Dimension. Theoretically exact value shown without tolerances. Microchip Technology Drawing No. C04-2065A # 8. Revision History ### Revision A (June 2018) Original Release of this Document. ### Revision B (January 2019) Internal Update. Updated Parameters 8.91 and 9.50 in 5. Electrical Characteristics table. ### Revision C (February 2019) Editorial updates in Test Conditions column in 5. Electrical Characteristics table. # The Microchip Web Site Microchip provides online support via our web site at <a href="http://www.microchip.com/">http://www.microchip.com/</a>. This web site is used as a means to make files and information easily available to customers. Accessible by using your favorite Internet browser, the web site contains the following information: - Product Support Data sheets and errata, application notes and sample programs, design resources, user's guides and hardware support documents, latest software releases and archived software - General Technical Support Frequently Asked Questions (FAQ), technical support requests, online discussion groups, Microchip consultant program member listing - Business of Microchip Product selector and ordering guides, latest Microchip press releases, listing of seminars and events, listings of Microchip sales offices, distributors and factory representatives # **Customer Change Notification Service** Microchip's customer notification service helps keep customers current on Microchip products. Subscribers will receive e-mail notification whenever there are changes, updates, revisions or errata related to a specified product family or development tool of interest. To register, access the Microchip web site at <a href="http://www.microchip.com/">http://www.microchip.com/</a>. Under "Support", click on "Customer Change Notification" and follow the registration instructions. ## **Customer Support** Users of Microchip products can receive assistance through several channels: - Distributor or Representative - · Local Sales Office - Field Application Engineer (FAE) - · Technical Support Customers should contact their distributor, representative or Field Application Engineer (FAE) for support. Local sales offices are also available to help customers. A listing of sales offices and locations is included in the back of this document. Technical support is available through the web site at: http://www.microchip.com/support ## **Product Identification System** To order or obtain information, e.g., on pricing or delivery, refer to the factory or the listed sales office. | Device: | ATA6571: High-Speed CAN Transceiver | | | | |-----------------------------------------------------|-------------------------------------|------------------------------------------------------------------------------|--|--| | Package | | 14-Lead Plastic Small Outline (SL) - Narrow, 3.90 mm Body SOIC, Copper Bonds | | | | Tape and Reel Option | Q | 330 mm diameter Tape and Reel <sup>(1)</sup> | | | | Package Directives Classification Temperature Range | | Package according to RoHS <sup>(3)</sup> | | | | | | Temperature Grade 0 (-40°C to +150°C) | | | | | 1 | Temperature Grade 1 (-40°C to +125°C) | | | - ATA6571-GNQW0 High-Speed CAN Transceiver, CAN FD capable, SOIC14 package, Tape and Reel, Grade 0 - ATA6571-GNQW1 High-Speed CAN Transceiver, CAN FD capable, SOIC14 package, Tape and Reel, Grade 1 #### Note: - Tape and Reel identifier only appears in the catalog part number description. This identifier is used for ordering purposes and is not printed on the device package. Check with your Microchip Sales Office for package availability with the Tape and Reel option. - 2. Small form-factor packaging options may be available. Please check <a href="http://www.microchip.com/packaging">http://www.microchip.com/packaging</a> for small-form factor package availability, or contact your local Sales Office. - 3. RoHS compliant, maximum concentration value of 0.09% (900 ppm) for Bromine (Br) and Chlorine (CI) and less than 0.15% (1500) total Bromine (Br) and Chlorine (CI) in any homogeneous material. Maximum concentration value of 0.09% (900 ppm) for Antimony (Sb) in any homogeneous material. # **Microchip Devices Code Protection Feature** Note the following details of the code protection feature on Microchip devices: - Microchip products meet the specification contained in their particular Microchip Data Sheet. - Microchip believes that its family of products is one of the most secure families of its kind on the market today, when used in the intended manner and under normal conditions. - There are dishonest and possibly illegal methods used to breach the code protection feature. All of these methods, to our knowledge, require using the Microchip products in a manner outside the operating specifications contained in Microchip's Data Sheets. Most likely, the person doing so is engaged in theft of intellectual property. - Microchip is willing to work with the customer who is concerned about the integrity of their code. - Neither Microchip nor any other semiconductor manufacturer can guarantee the security of their code. Code protection does not mean that we are guaranteeing the product as "unbreakable." Code protection is constantly evolving. We at Microchip are committed to continuously improving the code protection features of our products. Attempts to break Microchip's code protection feature may be a violation of the Digital Millennium Copyright Act. If such acts allow unauthorized access to your software or other copyrighted work, you may have a right to sue for relief under that Act. ## **Legal Notice** Information contained in this publication regarding device applications and the like is provided only for your convenience and may be superseded by updates. It is your responsibility to ensure that your application meets with your specifications. MICROCHIP MAKES NO REPRESENTATIONS OR WARRANTIES OF ANY KIND WHETHER EXPRESS OR IMPLIED, WRITTEN OR ORAL, STATUTORY OR OTHERWISE, RELATED TO THE INFORMATION, INCLUDING BUT NOT LIMITED TO ITS CONDITION, QUALITY, PERFORMANCE, MERCHANTABILITY OR FITNESS FOR PURPOSE. Microchip disclaims all liability arising from this information and its use. Use of Microchip devices in life support and/or safety applications is entirely at the buyer's risk, and the buyer agrees to defend, indemnify and hold harmless Microchip from any and all damages, claims, suits, or expenses resulting from such use. No licenses are conveyed, implicitly or otherwise, under any Microchip intellectual property rights unless otherwise stated. #### **Trademarks** The Microchip name and logo, the Microchip logo, AnyRate, AVR, AVR logo, AVR Freaks, BitCloud, chipKIT, chipKIT logo, CryptoMemory, CryptoRF, dsPIC, FlashFlex, flexPWR, Heldo, JukeBlox, KeeLoq, Kleer, LANCheck, LINK MD, maXStylus, maXTouch, MediaLB, megaAVR, MOST, MOST logo, MPLAB, OptoLyzer, PIC, picoPower, PICSTART, PIC32 logo, Prochip Designer, QTouch, SAM-BA, SpyNIC, SST, SST Logo, SuperFlash, tinyAVR, UNI/O, and XMEGA are registered trademarks of Microchip Technology Incorporated in the U.S.A. and other countries. ClockWorks, The Embedded Control Solutions Company, EtherSynch, Hyper Speed Control, HyperLight Load, IntelliMOS, mTouch, Precision Edge, and Quiet-Wire are registered trademarks of Microchip Technology Incorporated in the U.S.A. Adjacent Key Suppression, AKS, Analog-for-the-Digital Age, Any Capacitor, Anyln, AnyOut, BodyCom, CodeGuard, CryptoAuthentication, CryptoAutomotive, CryptoCompanion, CryptoController, dsPICDEM, dsPICDEM.net, Dynamic Average Matching, DAM, ECAN, EtherGREEN, In-Circuit Serial Programming, ICSP, INICnet, Inter-Chip Connectivity, JitterBlocker, KleerNet, KleerNet logo, memBrain, Mindi, MiWi, motorBench, MPASM, MPF, MPLAB Certified logo, MPLIB, MPLINK, MultiTRAK, NetDetach, Omniscient Code Generation, PICDEM, PICDEM.net, PICkit, PICtail, PowerSmart, PureSilicon, QMatrix, REAL ICE, Ripple Blocker, SAM-ICE, Serial Quad I/O, SMART-I.S., SQI, SuperSwitcher, SuperSwitcher II, Total Endurance, TSHARC, USBCheck, VariSense, ViewSpan, WiperLock, Wireless DNA, and ZENA are trademarks of Microchip Technology Incorporated in the U.S.A. and other countries. SQTP is a service mark of Microchip Technology Incorporated in the U.S.A. Silicon Storage Technology is a registered trademark of Microchip Technology Inc. in other countries. GestIC is a registered trademark of Microchip Technology Germany II GmbH & Co. KG, a subsidiary of Microchip Technology Inc., in other countries. All other trademarks mentioned herein are property of their respective companies. © 2019, Microchip Technology Incorporated, Printed in the U.S.A., All Rights Reserved. ISBN: 978-1-5224-4144-1 AMBA, Arm, Arm7, Arm7TDMI, Arm9, Arm11, Artisan, big.LITTLE, Cordio, CoreLink, CoreSight, Cortex, DesignStart, DynamIQ, Jazelle, Keil, Mali, Mbed, Mbed Enabled, NEON, POP, RealView, SecurCore, Socrates, Thumb, TrustZone, ULINK, ULINK2, ULINK-ME, ULINK-PLUS, ULINKpro, µVision, Versatile are trademarks or registered trademarks of Arm Limited (or its subsidiaries) in the US and/or elsewhere. # **Quality Management System Certified by DNV** #### ISO/TS 16949 Microchip received ISO/TS-16949:2009 certification for its worldwide headquarters, design and wafer fabrication facilities in Chandler and Tempe, Arizona; Gresham, Oregon and design centers in California and India. The Company's quality system processes and procedures are for its PIC® MCUs and dsPIC® DSCs, KEELOQ® code hopping devices, Serial EEPROMs, microperipherals, nonvolatile memory and analog products. In addition, Microchip's quality system for the design and manufacture of development systems is ISO 9001:2000 certified. # **Worldwide Sales and Service** | AMERICAS | ASIA/PACIFIC | ASIA/PACIFIC | EUROPE | |---------------------------|-----------------------|-------------------------|-----------------------| | Corporate Office | Australia - Sydney | India - Bangalore | Austria - Wels | | 2355 West Chandler Blvd. | Tel: 61-2-9868-6733 | Tel: 91-80-3090-4444 | Tel: 43-7242-2244-39 | | Chandler, AZ 85224-6199 | China - Beijing | India - New Delhi | Fax: 43-7242-2244-393 | | Tel: 480-792-7200 | Tel: 86-10-8569-7000 | Tel: 91-11-4160-8631 | Denmark - Copenhagen | | ax: 480-792-7277 | China - Chengdu | India - Pune | Tel: 45-4450-2828 | | echnical Support: | Tel: 86-28-8665-5511 | Tel: 91-20-4121-0141 | Fax: 45-4485-2829 | | nttp://www.microchip.com/ | China - Chongqing | Japan - Osaka | Finland - Espoo | | support | Tel: 86-23-8980-9588 | Tel: 81-6-6152-7160 | Tel: 358-9-4520-820 | | Veb Address: | China - Dongguan | Japan - Tokyo | France - Paris | | www.microchip.com | Tel: 86-769-8702-9880 | Tel: 81-3-6880- 3770 | Tel: 33-1-69-53-63-20 | | Atlanta | China - Guangzhou | Korea - Daegu | Fax: 33-1-69-30-90-79 | | Ouluth, GA | Tel: 86-20-8755-8029 | Tel: 82-53-744-4301 | Germany - Garching | | el: 678-957-9614 | China - Hangzhou | Korea - Seoul | Tel: 49-8931-9700 | | ax: 678-957-1455 | Tel: 86-571-8792-8115 | Tel: 82-2-554-7200 | Germany - Haan | | ustin, TX | China - Hong Kong SAR | Malaysia - Kuala Lumpur | Tel: 49-2129-3766400 | | el: 512-257-3370 | Tel: 852-2943-5100 | Tel: 60-3-7651-7906 | Germany - Heilbronn | | Soston | China - Nanjing | Malaysia - Penang | Tel: 49-7131-67-3636 | | Vestborough, MA | Tel: 86-25-8473-2460 | Tel: 60-4-227-8870 | Germany - Karlsruhe | | el: 774-760-0087 | China - Qingdao | Philippines - Manila | Tel: 49-721-625370 | | ax: 774-760-0088 | Tel: 86-532-8502-7355 | Tel: 63-2-634-9065 | Germany - Munich | | hicago | China - Shanghai | Singapore | Tel: 49-89-627-144-0 | | asca, IL | Tel: 86-21-3326-8000 | Tel: 65-6334-8870 | Fax: 49-89-627-144-44 | | el: 630-285-0071 | China - Shenyang | Taiwan - Hsin Chu | Germany - Rosenheim | | ax: 630-285-0075 | Tel: 86-24-2334-2829 | Tel: 886-3-577-8366 | Tel: 49-8031-354-560 | | allas | China - Shenzhen | Taiwan - Kaohsiung | Israel - Ra'anana | | ddison, TX | Tel: 86-755-8864-2200 | Tel: 886-7-213-7830 | Tel: 972-9-744-7705 | | el: 972-818-7423 | China - Suzhou | Taiwan - Taipei | Italy - Milan | | ax: 972-818-2924 | Tel: 86-186-6233-1526 | Tel: 886-2-2508-8600 | Tel: 39-0331-742611 | | etroit | China - Wuhan | Thailand - Bangkok | Fax: 39-0331-466781 | | lovi, MI | Tel: 86-27-5980-5300 | Tel: 66-2-694-1351 | Italy - Padova | | el: 248-848-4000 | China - Xian | Vietnam - Ho Chi Minh | Tel: 39-049-7625286 | | louston, TX | Tel: 86-29-8833-7252 | Tel: 84-28-5448-2100 | Netherlands - Drunen | | el: 281-894-5983 | China - Xiamen | | Tel: 31-416-690399 | | ndianapolis | Tel: 86-592-2388138 | | Fax: 31-416-690340 | | loblesville, IN | China - Zhuhai | | Norway - Trondheim | | el: 317-773-8323 | Tel: 86-756-3210040 | | Tel: 47-72884388 | | ax: 317-773-5453 | | | Poland - Warsaw | | el: 317-536-2380 | | | Tel: 48-22-3325737 | | os Angeles | | | Romania - Bucharest | | lission Viejo, CA | | | Tel: 40-21-407-87-50 | | el: 949-462-9523 | | | Spain - Madrid | | ax: 949-462-9608 | | | Tel: 34-91-708-08-90 | | el: 951-273-7800 | | | Fax: 34-91-708-08-91 | | aleigh, NC | | | Sweden - Gothenberg | | el: 919-844-7510 | | | Tel: 46-31-704-60-40 | | lew York, NY | | | Sweden - Stockholm | | el: 631-435-6000 | | | Tel: 46-8-5090-4654 | | San Jose, CA | | | UK - Wokingham | | el: 408-735-9110 | | | Tel: 44-118-921-5800 | | el: 408-436-4270 | | | Fax: 44-118-921-5820 | | anada - Toronto | | | | | el: 905-695-1980 | | | | | ax: 905-695-2078 | | | | | | | | |