





SCPS132C - JUNE 2006 - REVISED JUNE 2014

## PCA9518 Expandable Five-Channel I<sup>2</sup>C HUB

Technical

Documents

Sample &

Buy

#### 1 Features

- Expandable Five-Channel Bidirectional Buffer
- 400-kHz Fast I<sup>2</sup>C Bus
- Operating V<sub>CC</sub> Range of 3 V to 3.6 V
- 5-V Tolerant I<sup>2</sup>C and Enable Input Pins to Support Mixed-Mode Signal Operation
- Active-High Individual Repeater Enable Inputs
- **Open-Drain Input/Outputs**
- Lockup-Free Operation
- Supports Multiple Masters
- Powered-Off High-Impedance I<sup>2</sup>C Pins
- I<sup>2</sup>C Bus and SMBus Compatible
- Latchup Performance Exceeds 100 mA Per JESD 78
- ESD Protection Exceeds JESD 22
  - 2000-V Human-Body Model (A114-A)
  - 200-V Machine Model (A115-A)
  - 1000-V Charged-Device Model (C101)

### 2 Description

Tools &

Software

The PCA9518 is an expandable five-channel bidirectional buffer for I<sup>2</sup>C and SMBus applications. The I<sup>2</sup>C protocol requires a maximum bus capacitance of 400 pF, which is derived from the number of devices on the I<sup>2</sup>C bus and the bus length. The PCA9518 overcomes this restriction by separating and buffering the I<sup>2</sup>C data (SDA) and clock (SCL) lines into multiple groups of 400-pF segments. Any segment-to-segment transition sees only one repeater delay. Each PCA9518 can communicate with other PCA9518 hubs through a 4wire inter-hub expansion bus. Using multiple PCA9518 parts, any width hub (in multiples of five) can be implemented using the expansion pins, with only one repeater delay and no functional degradation of the system performance.

Support &

Community

20

The PCA9518 does not support clock stretching across the repeater.

#### Device Information<sup>(1)</sup>

| PART NUMBER | PACKAGE   | BODY SIZE (NOM)    |
|-------------|-----------|--------------------|
| PCA9518     | SSOP (20) | 7.20 mm × 5.30 mm  |
|             | SOIC (20) | 12.80 mm × 7.50 mm |

(1) For all available packages, see the orderable addendum at the end of the datasheet.

#### DB, DBQ, DW, OR PW PACKAGE (TOP VIEW)

| EXPSCL1 | 1  | $O_{20}$ | ]v <sub>cc</sub> |
|---------|----|----------|------------------|
| EXPSCL2 | 2  | 19       | EXPSDA2          |
| SCL0    | 3  | 18       | EXPSDA1          |
| SDA0    | 4  | 17       | ]EN4             |
| SCL1    | 5  | 16       | ] SDA4           |
| SDA1    | 6  | 15       | ] SCL4           |
| EN1     | 7  | 14       | ]EN3             |
| SCL2    | 8  | 13       | ] SDA3           |
| SDA2    | 9  | 12       | ] SCL3           |
| GND [   | 10 | 11       | EN2              |
|         |    |          |                  |



NSTRUMENTS

www.ti.com

EXAS

## **Table of Contents**

| 1 | Feat | tures 1                          |
|---|------|----------------------------------|
| 2 | Des  | cription 1                       |
| 3 | Rev  | ision History 2                  |
| 4 | Des  | cription (Continued) 3           |
| 5 | Pin  | Configuration and Functions 4    |
| 6 | Spe  | cifications5                     |
|   | 6.1  | Absolute Maximum Ratings5        |
|   | 6.2  | Handling Ratings 5               |
|   | 6.3  | Recommended Operating Conditions |
|   | 6.4  | Electrical Characteristics 6     |
|   | 6.5  | Timing Requirements7             |
|   | 6.6  | Switching Characteristics 7      |
|   |      |                                  |

| 7  | Para  | meter Measurement Information     | . 8 |
|----|-------|-----------------------------------|-----|
| 8  | Deta  | iled Description                  | . 9 |
|    | 8.1   | Functional Block Diagram          | . 9 |
|    | 8.2   | Feature Description               | 10  |
|    | 8.3   | Device Functional Modes           | 11  |
| 9  | Appl  | ication and Implementation        | 12  |
|    | 9.1   | Typical Application               | 12  |
| 10 | Devi  | ice and Documentation Support     | 14  |
|    | 10.1  | Trademarks                        | 14  |
|    | 10.2  | Electrostatic Discharge Caution   | 14  |
|    | 10.3  | Glossary                          | 14  |
| 11 |       | hanical, Packaging, and Orderable |     |
|    | intor | mation                            | 14  |

### 3 Revision History

NOTE: Page numbers for previous revisions may differ from page numbers in the current version.

| Changes from Revision B (October 2010) to Revision C | Page |
|------------------------------------------------------|------|
| Added Clock Stretching Errata section                | 10   |
|                                                      |      |
| Changes from Revision A (June 2010) to Revision B    | Page |

• Deleted any references to clock stretching in the data sheet. This does not effect min/max specifications. ...... 1



### PCA9518 SCPS132C – JUNE 2006–REVISED JUNE 2014

### 4 Description (Continued)

The device is designed for 3-V to 3.6-V  $V_{CC}$  operation, but it has 5-V tolerant I<sup>2</sup>C and enable (EN) input pins. This feature allows for translation from 3 V to 5 V between a master and slave. The enable pin also can be used to electrically isolate a repeater segment from the I<sup>2</sup>C bus. This is useful in cases where one segment needs to run at 100 kHz while the rest of the system is at 400 kHz. If the master is running at 400 kHz, the maximum system operating frequency may be less than 400 kHz, because of the delays added by the repeater.

The output low levels for each internal buffer are approximately 0.5 V, but the input voltage of each internal buffer must be 70 mV or more below the output low level, when the output internally is driven low. This prevents a lockup condition from occurring when the input low condition is released.

A PCA9518 cluster cannot be put in series with a repeater such as the PCA9515 or another PCA9518 cluster, as the design does not allow this configuration. Multiple PCA9518 devices can be grouped with other PCA9518 devices into any size cluster using the EXPxxxx pins that allow the I<sup>2</sup>C signals to be sent or received from one PCA9518 to another PCA9518 within the cluster. Because there is no direction pin, slightly different valid low voltage levels are used to avoid lockup conditions between the input and the output of individual repeaters in the cluster. A valid low applied at the input of any of the PCA9518 devices is propagated as a buffered low, with a slightly higher value, to all enabled outputs in the PCA9518 cluster. When this buffered low is applied to another repeater or separate PCA9518 cluster (not connected via the EXPxxxx pins) in series, the second repeater or PCA9518 cluster does not recognize it as a regular low and does not propagate it as a buffered low again. For this reason, the PCA9518 should not be put in series with other repeater or PCA9518 clusters.

The PCA9518 has five multidirectional open-drain buffers designed to support the standard low-level-contention arbitration of the  $I^2C$  bus. Except during arbitration, the PCA9518 acts like a pair of noninverting open-drain buffers, one for SDA and one for SCL.

There is an internal power-on-reset circuit ( $V_{POR}$ ) that allows for an initial condition and the ramping of  $V_{CC}$  to set the internal logic.

As with the standard I<sup>2</sup>C system, pullup resistors are required on each SDAn and SCLn to provide the logic high levels on the buffered bus. The size of these pullup resistors depends on the system, but it is essential that each side of the repeater have a pullup resistor. The device is designed to work with standard-mode and fast-mode I<sup>2</sup>C devices in addition to SMBus devices. Standard-mode I<sup>2</sup>C devices only specify 3 mA in a generic I<sup>2</sup>C system where standard-mode devices and multiple masters are possible.



## 5 Pin Configuration and Functions

| , ,       | (TOP VI | EW) |                 |
|-----------|---------|-----|-----------------|
| EXPSCL1 [ | 1       | 20  | V <sub>CC</sub> |
| EXPSCL2 [ | 2       | 19  | EXPSDA2         |
| SCL0 [    | 3       | 18  | EXPSDA1         |
| SDA0 [    | 4       | 17  | EN4             |
| SDA1 [    | 5       | 16  | SDA4            |
| SDA1 [    | 6       | 15  | SCL4            |
| SDA1 [    | 7       | 14  | EN3             |
| SCL2 [    | 8       | 13  | SDA3            |
| SDA2 [    | 9       | 12  | SCL3            |
| GND [     | 10      | 11  | EN2             |

DB, DBQ, DW, OR PW PACKAGE

#### **Pin Functions**

| SOIC, SSOP,<br>TSSOP, OR<br>QSOP PIN NO. | NAME            | DESCRIPTION                                                                   |  |  |  |
|------------------------------------------|-----------------|-------------------------------------------------------------------------------|--|--|--|
| 1                                        | EXPSCL1         | Expandable serial clock pin 1. Connect to $V_{CC}$ through a pullup resistor. |  |  |  |
| 2                                        | EXPSCL2         | Expandable serial clock pin 2. Connect to $V_{CC}$ through a pullup resistor. |  |  |  |
| 3                                        | SCL0            | Serial clock bus 0. Connect to $V_{CC}$ through a pullup resistor.            |  |  |  |
| 4                                        | SDA0            | Serial data bus 0. Connect to $V_{CC}$ through a pullup resistor.             |  |  |  |
| 5                                        | SCL1            | Serial clock bus 1. Connect to $V_{CC}$ through a pullup resistor.            |  |  |  |
| 6                                        | SDA1            | ial data bus 1. Connect to $V_{CC}$ through a pullup resistor.                |  |  |  |
| 7                                        | EN1             | ive-high bus enable 1                                                         |  |  |  |
| 8                                        | SCL2            | Serial clock bus 2. Connect to $V_{CC}$ through a pullup resistor.            |  |  |  |
| 9                                        | SDA2            | Serial data bus 2. Connect to $V_{CC}$ through a pullup resistor.             |  |  |  |
| 10                                       | GND             | Ground                                                                        |  |  |  |
| 11                                       | EN2             | Active-high bus enable 2                                                      |  |  |  |
| 12                                       | SCL3            | Serial clock bus 3. Connect to $V_{CC}$ through a pullup resistor.            |  |  |  |
| 13                                       | SDA3            | Serial data bus 3. Connect to $V_{CC}$ through a pullup resistor.             |  |  |  |
| 14                                       | EN3             | Active-high bus enable 3                                                      |  |  |  |
| 15                                       | SCL4            | Serial clock bus 4. Connect to $V_{CC}$ through a pullup resistor.            |  |  |  |
| 16                                       | SDA4            | Serial data bus 4. Connect to $V_{CC}$ through a pullup resistor.             |  |  |  |
| 17                                       | EN4             | Active-high bus enable 4                                                      |  |  |  |
| 18                                       | EXPSDA1         | Expandable serial data pin 1. Connect to $V_{CC}$ through a pullup resistor.  |  |  |  |
| 19                                       | EXPSDA2         | Expandable serial data pin 2. Connect to $V_{CC}$ through a pullup resistor.  |  |  |  |
| 20                                       | V <sub>CC</sub> | Supply voltage                                                                |  |  |  |



### 6 Specifications

## 6.1 Absolute Maximum Ratings<sup>(1)</sup>

over operating free-air temperature range (unless otherwise noted)

|                  |                                                   |                    | MIN  | MAX  | UNIT   |
|------------------|---------------------------------------------------|--------------------|------|------|--------|
| V <sub>CC</sub>  | Supply voltage range                              |                    | -0.5 | 7    | V      |
| VI               | Enable input voltage range <sup>(2)</sup>         |                    | -0.5 | 7    | V      |
| V <sub>I/O</sub> | I <sup>2</sup> C bus voltage range                |                    | -0.5 | 7    | V      |
| I <sub>IK</sub>  | Input clamp current                               | V <sub>1</sub> < 0 |      | -50  | mA     |
| I <sub>OK</sub>  | Output clamp current                              | V <sub>O</sub> < 0 |      | -50  | mA     |
| I <sub>O</sub>   | Continuous output current                         |                    |      | ±50  | mA     |
|                  | Continuous current through V <sub>CC</sub> or GND |                    |      | ±100 | mA     |
|                  |                                                   | DB package         |      | 63   |        |
| 0                | Declares the second interval $(3)$                | DBQ package        |      | 61   | 00/14/ |
| $\theta_{JA}$    | Package thermal impedance <sup>(3)</sup>          | DW package         |      | 46   | °C/W   |
|                  |                                                   | PW package         |      | 88   |        |

(1) Stresses beyond those listed under "absolute maximum ratings" may cause permanent damage to the device. These are stress ratings only, and functional operation of the device at these or any other conditions beyond those indicated under "recommended operating conditions" is not implied. Exposure to absolute-maximum-rated conditions for extended periods may affect device reliability.

(2) The input negative-voltage and output voltage ratings may be exceeded if the input and output current ratings are observed.

(3) The package thermal impedance is calculated in accordance with JESD 51-7.

### 6.2 Handling Ratings

|                                            |                                                                                          |                                                                             | MIN  | MAX  | UNIT |
|--------------------------------------------|------------------------------------------------------------------------------------------|-----------------------------------------------------------------------------|------|------|------|
| T <sub>stg</sub>                           | Storage temperature rang                                                                 | e                                                                           | -55  | 125  | °C   |
| V                                          | Electrostatio discharge                                                                  | Human body model (HBM), per ANSI/ESDA/JEDEC JS-001, all pins <sup>(1)</sup> | 0    | 2000 | N/   |
| V <sub>(ESD)</sub> Electrostatic discharge | Charged device model (CDM), per JEDEC specification JESD22-C101, all pins <sup>(2)</sup> | 0                                                                           | 1000 | V    |      |

(1) JEDEC document JEP155 states that 500-V HBM allows safe manufacturing with a standard ESD control process.

(2) JEDEC document JEP157 states that 250-V CDM allows safe manufacturing with a standard ESD control process.

PCA9518 SCPS132C – JUNE 2006 – REVISED JUNE 2014

STRUMENTS

EXAS

#### 6.3 Recommended Operating Conditions

|                           |                                    |                | MIN                  | NOM | MAX                  | UNIT |
|---------------------------|------------------------------------|----------------|----------------------|-----|----------------------|------|
| V <sub>CC</sub>           | Supply voltage                     |                | 3                    | 3.3 | 3.6                  | V    |
|                           |                                    | SCL, SDA       | $0.7 \times V_{CC}$  |     | 5.5                  |      |
| VIH                       | High-level input voltage           | EN             | 2                    |     | 5.5                  | V    |
|                           |                                    | EXPSDA, EXPSCL | $0.55 \times V_{CC}$ |     | 5.5                  |      |
|                           |                                    | SCL, SDA       | -0.5                 |     | $0.3 \times V_{CC}$  |      |
| $V_{IL}$ $^{(1)}$         | Low-level input voltage            | EN             | -0.5                 |     | 0.8                  | V    |
|                           |                                    | EXPSDA, EXPSCL | -0.5                 |     | $0.45 \times V_{CC}$ |      |
| $V_{\text{ILc}}$ $^{(1)}$ | Low-level input voltage contention | SCL, SDA       | -0.5                 |     | 0.4                  | V    |
| T <sub>A</sub>            | Operating free-air temperature     |                | -40                  |     | 85                   | °C   |

(1)  $V_{IL}$  specification is for the first low level seen by SDA/SCL.  $V_{ILc}$  is for the second and subsequent low levels seen by SDA/SCL.  $V_{ILc}$  must be at least 70 mV below  $V_{OL}$ .

#### 6.4 Electrical Characteristics

over recommended operating free-air temperature range, V<sub>CC</sub> = 3 V to 3.6 V, GND = 0 V (unless otherwise noted)

|                      | PARAMETER                                                       | TEST CONE                                   | DITIONS             | V <sub>cc</sub> | MIN  | TYP <sup>(1)</sup> | MAX  | UNIT |
|----------------------|-----------------------------------------------------------------|---------------------------------------------|---------------------|-----------------|------|--------------------|------|------|
| VIK                  | Input diode clamp voltage                                       | I <sub>I</sub> = −18 mA                     |                     | 3 V to 3.6 V    |      |                    | -1.2 | V    |
|                      | SCLn, SDAn                                                      | $I_{OL} = 0^{(2)} \text{ or } 6 \text{ mA}$ |                     | 3 V to 3.6 V    | 0.45 | 0.52               | 0.7  | V    |
| V <sub>OL</sub>      | EXPSCL, EXPSDA                                                  | I <sub>OL</sub> = 12 mA                     |                     | 3 V to 3.6 V    |      |                    | 0.5  | V    |
| $V_{OL} - V_{ILc}$   | Low-level input voltage below low-level output voltage          | SCL, SDA                                    |                     | 3 V to 3.6 V    |      |                    | 70   | mV   |
|                      |                                                                 | V <sub>I</sub> = 3.6 V                      |                     |                 |      |                    | ±1   |      |
|                      | SCLn, SDAn                                                      | V <sub>I</sub> = 0.2 V                      |                     |                 |      |                    | 1    |      |
| I <sub>I</sub>       |                                                                 | $V_I = V_{CC}$                              |                     | 3 V to 3.6 V    |      |                    | ±1   | μA   |
|                      | EN1, EN2, EN3, EN4                                              | $V_{I} = 0.2 V$ (input curre                | ent LOW)            |                 |      | 10                 | 20   |      |
|                      | EXPSCL, EXPSDA                                                  | V <sub>I</sub> = 0.2 V                      |                     |                 |      |                    | 2    |      |
|                      | Quiescent supply current,<br>Both channels high                 | $SDAn = SCLn = V_{CC},$<br>EXPSCLn = EXPSDA | n = V <sub>CC</sub> |                 |      | 1.75               | 6    |      |
| I <sub>CC</sub>      | Quiescent supply current,<br>Both channels low                  | One SDA and one SC while other SDA and      | ,                   | 3.6 V           |      | 2.5                | 9    | mA   |
|                      | Quiescent supply current,<br>In contention                      | SDAn = SCLn = GND<br>EXPSCLn = EXPSDA       | ,                   |                 |      | 9                  | 11   |      |
| 1                    | SDAx, SCLx power-off condition                                  | V <sub>I</sub> = 3.6 V                      |                     | 0.1/            |      |                    | 1    |      |
| l <sub>off</sub>     | with static $V_{CC}$                                            | VI = GND                                    | EN = L or H         | 0 V             |      |                    | 1    | μA   |
| I <sub>I(ramp)</sub> | SDAx, SCLx power-off condition with $V_{CC}$ ramping up or down | V <sub>I</sub> = 3.6 V,                     | EN = L or H         | 0 V to 3 V      |      |                    | 1    | μA   |
|                      | SCLn, SDAn                                                      |                                             |                     |                 |      | 8                  | 9.5  |      |
| CI                   | EN1, EN2, EN3, EN4                                              | $V_I = 3 V \text{ or } GND$                 |                     | 3 V to 3.6 V    |      | 3                  | 7    | pF   |
|                      | EXPSCL, EXPSDA                                                  |                                             |                     |                 |      | 6                  | 8    |      |

All typical values are at 3.3-V supply voltage and  $T_A$  = 25°C. Test performed with  $I_{OL}$  = 10  $\mu A$ (1)

(2)



#### 6.5 Timing Requirements

over operating free-air temperature range (unless otherwise noted)

|                 | PARAMETER                                          |     |  | UNIT |
|-----------------|----------------------------------------------------|-----|--|------|
| t <sub>su</sub> | Setup time, EN <sup>↑</sup> before Start condition | 300 |  | ns   |
| t <sub>h</sub>  | Hold time, EN↓ after Stop condition                | 300 |  | ns   |

#### 6.6 Switching Characteristics

over operating free-air temperature range (unless otherwise noted) (see Figure 1)<sup>(1)</sup>

|                                  | PARAMETER               | FROM<br>(INPUT)    | TO<br>(OUTPUT) | MIN    | TYP | МАХ | UNIT |
|----------------------------------|-------------------------|--------------------|----------------|--------|-----|-----|------|
| t <sub>PHLs</sub> <sup>(2)</sup> |                         | SDA or SCL         | SDAn or SCLn   | 105    | 202 | 389 | ns   |
| t <sub>PLHs</sub> <sup>(3)</sup> |                         | SDA OF SCL         | SDAILOI SCLII  | 105    | 259 | 265 | ns   |
| t <sub>PHLE1s</sub>              | Propagation delay       | EXPSDA1 or EXPSCL1 | SDA or SCL     | 109    | 193 | 327 | ns   |
| t <sub>PLHE1s</sub>              |                         | EXPODAT OF EXPOLET | SDA OF SCL     | 120    | 153 | 200 | ns   |
| t <sub>PLHE2s</sub>              |                         | EXPSDA2 or EXPSCL2 | SDA or SCL     | 120    | 234 | 279 | ns   |
| t <sub>THLs</sub>                | Output transition time, | 70%                | 30%            | 48     | 110 | 187 | ns   |
| t <sub>TLHs</sub>                | SDÁn, SCLn              | 30%                | 70%            | 0.85RC |     |     | ns   |

(1) The SDA and SCL propagation delays are dominated by rise times or fall times. The fall times mostly are internally controlled and are sensitive only to load capacitance. The rise times are RC time-constant controlled and, therefore, a specific numerical value can be given only for fixed RC time constants.

(2) The SDA high-to-low propagation delay, t<sub>PHLs</sub>, includes the fall time from V<sub>CC</sub> to 0.5 V<sub>CC</sub> of EXPSDA1 or EXPSCL1 and the SDA or SCL fall time from the quiescent high (usually V<sub>CC</sub>) to below 0.3 V<sub>CC</sub>. The SDA and SCL outputs have edge-rate-control circuits included that make the fall time almost independent of load capacitance.

(3) The SDA or SCL low-to-high propagation delay, t<sub>PLHs</sub>, includes the rise-time constant from the quiescent low to 0.5 V<sub>CC</sub> for EXPSDA1 or EXPSCL2, the rise-time constant for the quiescent low to 0.5 V<sub>CC</sub> for EXPSDA1 or EXPSCL1, and the rise time constant from the quiescent externally driven low to 0.7 V<sub>CC</sub> for SDA or SCL.

PCA9518

SCPS132C - JUNE 2006 - REVISED JUNE 2014

#### 7 Parameter Measurement Information



#### VOLTAGE WAVEFORMS PROPAGATION DELAY AND OUTPUT TRANSITION TIMES

- A. Termination resistance,  $\mathsf{R}_\mathsf{T},$  should be equal to the  $\mathsf{Z}_\mathsf{OUT}$  of the pulse generators.
- B. Load resistor,  $R_L$  = 1.1 k\Omega for I^2C and 500  $\Omega$  for EXP
- C. Load capacitance,  $C_L$ , includes jig and probe capacitance; 100 pF for I<sup>2</sup>C and EXP.
- D. All input pulses are supplied by generators having the following characteristics: PRR  $\leq$  10 MHz, Z<sub>0</sub> = 50  $\Omega$ , slew rate  $\geq$  1 V/ns.
- E. The outputs are measured one at a time, with one transition per measurement.

Figure 1. Test Circuit and Voltage Waveforms

8



### 8 Detailed Description

### 8.1 Functional Block Diagram



A more detailed view of each buffer in the functional block diagram is shown in Figure 2.







#### 8.2 Feature Description

#### 8.2.1 Enable

EN1–EN4 are active-high enable pins and have internal pullup resistors. Each enable pin, ENn, controls its associated SDAn and SCLn ports. When ENn is low, it isolates its corresponding SDAn and SCLn from the system by blocking the inputs from SDAn and SCLn and disabling the output drivers on the SDAn and SCLn pins. It is essential that the ENn change state only when both the global bus and the local port are in an idle state to prevent system failures. EN1–EN4 also allow the use of open-drain drivers that can be wire-ORed to create a distributed enable where either centralized control signal (master) or spoke signal (submaster) can enable the channel when it is idle.

#### 8.2.2 Expansion

The PCA9518 has four open-drain I/O pins used for expansion. The internal state of the serial data within each hub is communicated to other hubs through two expansion pins, EXPSDA1 and EXPSDA2. The EXPSDA1 pins of all hubs are connected together to form an open-drain bus. Similarly, all EXPSDA2 pins, EXPSCL1 pins, and EXPSCL2 pins are connected together, forming a 4-wire bus between hubs. When it is necessary to be able to deselect every port, each expansion device contributes only four ports that can be enabled or disabled; the fifth port does not have an enable pin. Pullup resistors are required on the EXPxxxx pins, even if only one PCA9518 is used.

#### 8.2.3 Clock Stretching Errata

#### Description

Due to the static offset on both sides of the buffer (SCLx & SDAx) and the possibility of an overshoot above 500 mV during events like clock stretching, the device should not be used with rise time accelerators.

#### System Impact

An incorrect logic state will be transferred to circuits, creating an I<sup>2</sup>C communication failure on the bus.

#### System Workaround

There are two possible workarounds to avoid an I<sup>2</sup>C communication failure:

- Removing rise-time accelerators from the B-side bus.
- Adding a larger capacitive load to the bus will limit the overshoot.



#### 8.3 Device Functional Modes

|     | INP | UTS |     | FUNCTION   |            |            |            |            |            |            |            |  |  |
|-----|-----|-----|-----|------------|------------|------------|------------|------------|------------|------------|------------|--|--|
| EN1 | EN2 | EN3 | EN4 | SCL1       | SCL2       | SCL3       | SCL4       | SDA1       | SDA2       | SDA3       | SDA4       |  |  |
| L   | L   | L   | L   | Disconnect |  |  |
| L   | L   | L   | н   | Disconnect | Disconnect | Disconnect | SCL0       | Disconnect | Disconnect | Disconnect | SDA0       |  |  |
| L   | L   | Н   | L   | Disconnect | Disconnect | SCL0       | Disconnect | Disconnect | Disconnect | SDA0       | Disconnect |  |  |
| L   | L   | Н   | Н   | Disconnect | Disconnect | SCL0       | SCL0       | Disconnect | Disconnect | SDA0       | SDA0       |  |  |
| L   | Н   | L   | L   | Disconnect | SCL0       | Disconnect | Disconnect | Disconnect | SDA0       | Disconnect | Disconnect |  |  |
| L   | Н   | L   | Н   | Disconnect | SCL0       | Disconnect | SCL0       | Disconnect | SDA0       | Disconnect | SDA0       |  |  |
| L   | н   | н   | L   | Disconnect | SCL0       | SCL0       | Disconnect | Disconnect | SDA0       | SDA0       | Disconnect |  |  |
| L   | Н   | Н   | Н   | Disconnect | SCL0       | SCL0       | SCL0       | Disconnect | SDA0       | SDA0       | SDA0       |  |  |
| Н   | L   | L   | L   | SCL0       | Disconnect | Disconnect | Disconnect | SDA0       | Disconnect | Disconnect | Disconnect |  |  |
| Н   | L   | L   | Н   | SCL0       | Disconnect | Disconnect | SCL0       | SDA0       | Disconnect | Disconnect | SDA0       |  |  |
| Н   | L   | Н   | L   | SCL0       | Disconnect | SCL0       | Disconnect | SDA0       | Disconnect | SDA0       | Disconnect |  |  |
| н   | L   | н   | н   | SCL0       | Disconnect | SCL0       | SCL0       | SDA0       | Disconnect | SDA0       | SDA0       |  |  |
| Н   | Н   | L   | L   | SCL0       | SCL0       | Disconnect | Disconnect | SDA0       | SDA0       | Disconnect | Disconnect |  |  |
| Н   | Н   | L   | Н   | SCL0       | SCL0       | Disconnect | SCL0       | SDA0       | SDA0       | Disconnect | SDA0       |  |  |
| Н   | Н   | Н   | L   | SCL0       | SCL0       | SCL0       | Disconnect | SDA0       | SDA0       | SDA0       | Disconnect |  |  |
| Н   | н   | н   | Н   | SCL0       | SCL0       | SCL0       | SCL0       | SDA0       | SDA0       | SDA0       | SDA0       |  |  |

## Table 1. Function Table<sup>(1)(2)(3)</sup>

(1) SCL from master = SCL0

(2)

SDA from master = SDA0 See *Description* and *Application Information* for information on EXPxxx1 and EXPxxx2 behavior. (3)

### 9 Application and Implementation

### 9.1 Typical Application

Figure 3 shows an application in which the PCA9518 can be used.



A. Only two of the five channels of the PCA9518 device 2 are being used. EN3 and EN4 are connected to GND to disable channels 3 and 4, or SDA3/SCL3 and SDA4/SCL4 are pulled up to  $V_{CC}$ . SDA0 and SCL0 can be used as a normal I<sup>2</sup>C port, but they must be pulled up to  $V_{CC}$  if unused, because there is no enable pin.

#### Figure 3. Multiple Expandable Five-Channel I<sup>2</sup>C Hubs



#### **Typical Application (continued)**

#### 9.1.1 Design Requirements

Here, the system master is running on a 3.3-V I<sup>2</sup>C bus, while the slaves are connected to a 3.3-V or 5-V bus. The PCA9518 is 5-V tolerant, so it does not require any additional circuitry to translate between the different bus voltages.

All buses run at 100 kHz, unless slaves 3, 4, and 5 are isolated from the bus. If the master bus and slaves 1, 2, and 6 need to run at 400 kHz, slaves 3, 4, and 5 can be isolated through the bus master. In this case, the bus master will change the state on the corresponding EN pin (for slaves 3, 4, and 5) to low.

Any segment of the hub can talk to any other segment of the hub. Bus masters and slaves can be located on any segment with 400-pF load allowed on each segment.

#### 9.1.2 Detailed Design Procedure

When one port of the PCA9518 is pulled low by a device on the I<sup>2</sup>C bus, a CMOS hysteresis-type input detects the falling edge and drives the EXPxxx1 line low; when the EXPxxx1 voltage is less than 0.5-V V<sub>CC</sub>, the other ports are pulled down to the V<sub>OL</sub> of the PCA9518, which is typically 0.5 V.

If the bus master in Figure 3 were to write to the slave through the PCA9518, the waveform shown in Figure 4 would be created.



Figure 4. Bus Waveforms

Note that any arbitration on bus 1 require that the  $V_{OL}$  of the devices on bus 1 be 70 mV below the  $V_{OL}$  of the PCA9518 (see  $V_{OL} - V_{ILc}$  in electrical characteristics) to be recognized by the PCA9518 and transmitted to bus 0.

#### PCA9518 SCPS132C – JUNE 2006–REVISED JUNE 2014



#### **Typical Application (continued)**

This looks like a normal I<sup>2</sup>C transmission, except for the small step preceding each clock low-to-high transition and proceeding each data low-to-high transition for the master. The step height is the difference between the low level driven by the master and the higher-voltage low level driven by the PCA9518 repeater. That same magnitude of delay is seen on the rising edge of the data. The step on the rising edge of the data is extended through the ninth clock pulse as the PCA9518 repeats the acknowledge from the slave to the master. The clock of the slave looks normal, except that the  $V_{OL}$  is the 0.5-V level generated by the PCA9518. The SDA at the slave has a particularly interesting shape during the ninth clock cycle, when the slave pulls the line below the value driven by the PCA9518 during the ACK and then returns to the PCA9518 level, creating a foot before it completes the low-to-high transition. SDA lines, other than the one with the master and the one with the slave, have a uniform low level driven by the PCA9518 repeater.

The expansion bus signals shown in Figure 4 are included primarily for timing reference points.

All timing on the expansion bus is with respect to 0.5 V<sub>CC</sub>. EXPSDA1 is driven low whenever any SDA pin falls below 0.3-V V<sub>CC</sub> and EXPSDA2 is driven low when any pin is ≤0.4 V. EXPSCL1 is driven LOW whenever any SCL pin falls below 0.3-V V<sub>CC</sub> and EXPSCL2 is driven LOW when any SCL pin is ≤0.4 V. EXPSDA2 returns high after the SDA pin that was the last one being held below 0.4 V by an external driver starts to rise. The last SDA to rise above 0.4 V is held down by the PCA9518 to 0.5 V until after the delay of the circuit that determines that it was the last to rise; then, it is allowed to rise above the 0.5-V level driven by the PCA9518.

Considering the bus 0 SDA to be the last one to go above 0.4 V, then EXPSDA1 returns to high after EXPSDA2 is high and either bus 0 SDA rise time is 1  $\mu$ s or bus 0 SDA reaches 0.7-V V<sub>CC</sub>, whichever occurs first. After both EXPSDA2 and EXPSDA1 are high, the rest of the SDA lines are allowed to rise. The same description applies to the EXPSCL1, EXPSCL2, and SCL pins.

Any arbitration events on bus 1 requires that the  $V_{OL}$  of the devices on bus 1 be 70 mV below the  $V_{OL}$  of the PCA9518 (see  $V_{OL} - V_{ILc}$  in electrical characteristics) to be recognized by the PCA9518 and then transmitted to bus 0.

### **10** Device and Documentation Support

#### 10.1 Trademarks

All trademarks are the property of their respective owners.

#### **10.2 Electrostatic Discharge Caution**



These devices have limited built-in ESD protection. The leads should be shorted together or the device placed in conductive foam during storage or handling to prevent electrostatic damage to the MOS gates.

### 10.3 Glossary

SLYZ022 — TI Glossary.

This glossary lists and explains terms, acronyms, and definitions.

### 11 Mechanical, Packaging, and Orderable Information

The following pages include mechanical, packaging, and orderable information. This information is the most current data available for the designated devices. This data is subject to change without notice and revision of this document. For browser-based versions of this data sheet, refer to the left-hand navigation.



10-Dec-2020

### PACKAGING INFORMATION

| Orderable Device | Status | Package Type | Package<br>Drawing | Pins | Package<br>Qty | Eco Plan<br>(2) | Lead finish/<br>Ball material | MSL Peak Temp       | Op Temp (°C) | Device Marking<br>(4/5) | Samples |
|------------------|--------|--------------|--------------------|------|----------------|-----------------|-------------------------------|---------------------|--------------|-------------------------|---------|
|                  | (1)    |              | j                  |      | ,              | (2)             | (6)                           | (3)                 |              | (4/3)                   |         |
| PCA9518DBQR      | ACTIVE | SSOP         | DBQ                | 20   | 2500           | RoHS & Green    | NIPDAU                        | Level-2-260C-1 YEAR | -40 to 85    | PCA9518                 | Samples |
| PCA9518DBR       | ACTIVE | SSOP         | DB                 | 20   | 2000           | RoHS & Green    | NIPDAU                        | Level-1-260C-UNLIM  | -40 to 85    | PD518                   | Samples |
| PCA9518DBT       | ACTIVE | SSOP         | DB                 | 20   | 250            | RoHS & Green    | NIPDAU                        | Level-1-260C-UNLIM  | -40 to 85    | PD518                   | Samples |
| PCA9518DW        | ACTIVE | SOIC         | DW                 | 20   | 25             | RoHS & Green    | NIPDAU                        | Level-1-260C-UNLIM  | -40 to 85    | PCA9518                 | Samples |
| PCA9518DWR       | ACTIVE | SOIC         | DW                 | 20   | 2000           | RoHS & Green    | NIPDAU                        | Level-1-260C-UNLIM  | -40 to 85    | PCA9518                 | Samples |
| PCA9518DWT       | ACTIVE | SOIC         | DW                 | 20   | 250            | RoHS & Green    | NIPDAU                        | Level-1-260C-UNLIM  | -40 to 85    | PCA9518                 | Samples |
| PCA9518PW        | ACTIVE | TSSOP        | PW                 | 20   | 70             | RoHS & Green    | NIPDAU                        | Level-1-260C-UNLIM  | -40 to 85    | PD518                   | Samples |
| PCA9518PWR       | ACTIVE | TSSOP        | PW                 | 20   | 2000           | RoHS & Green    | NIPDAU                        | Level-1-260C-UNLIM  | -40 to 85    | PD518                   | Samples |
| PCA9518PWT       | ACTIVE | TSSOP        | PW                 | 20   | 250            | RoHS & Green    | NIPDAU                        | Level-1-260C-UNLIM  | -40 to 85    | PD518                   | Samples |

<sup>(1)</sup> The marketing status values are defined as follows:

ACTIVE: Product device recommended for new designs.

**LIFEBUY:** TI has announced that the device will be discontinued, and a lifetime-buy period is in effect.

NRND: Not recommended for new designs. Device is in production to support existing customers, but TI does not recommend using this part in a new design.

PREVIEW: Device has been announced but is not in production. Samples may or may not be available.

**OBSOLETE:** TI has discontinued the production of the device.

<sup>(2)</sup> RoHS: TI defines "RoHS" to mean semiconductor products that are compliant with the current EU RoHS requirements for all 10 RoHS substances, including the requirement that RoHS substance do not exceed 0.1% by weight in homogeneous materials. Where designed to be soldered at high temperatures, "RoHS" products are suitable for use in specified lead-free processes. TI may reference these types of products as "Pb-Free".

**RoHS Exempt:** TI defines "RoHS Exempt" to mean products that contain lead but are compliant with EU RoHS pursuant to a specific EU RoHS exemption.

Green: TI defines "Green" to mean the content of Chlorine (CI) and Bromine (Br) based flame retardants meet JS709B low halogen requirements of <=1000ppm threshold. Antimony trioxide based flame retardants must also meet the <=1000ppm threshold requirement.

<sup>(3)</sup> MSL, Peak Temp. - The Moisture Sensitivity Level rating according to the JEDEC industry standard classifications, and peak solder temperature.

<sup>(4)</sup> There may be additional marking, which relates to the logo, the lot trace code information, or the environmental category on the device.



## PACKAGE OPTION ADDENDUM

10-Dec-2020

<sup>(5)</sup> Multiple Device Markings will be inside parentheses. Only one Device Marking contained in parentheses and separated by a "~" will appear on a device. If a line is indented then it is a continuation of the previous line and the two combined represent the entire Device Marking for that device.

<sup>(6)</sup> Lead finish/Ball material - Orderable Devices may have multiple material finish options. Finish options are separated by a vertical ruled line. Lead finish/Ball material values may wrap to two lines if the finish value exceeds the maximum column width.

**Important Information and Disclaimer:**The information provided on this page represents TI's knowledge and belief as of the date that it is provided. TI bases its knowledge and belief on information provided by third parties, and makes no representation or warranty as to the accuracy of such information. Efforts are underway to better integrate information from third parties. TI has taken and continues to take reasonable steps to provide representative and accurate information but may not have conducted destructive testing or chemical analysis on incoming materials and chemicals. TI and TI suppliers consider certain information to be proprietary, and thus CAS numbers and other limited information may not be available for release.

In no event shall TI's liability arising out of such information exceed the total purchase price of the TI part(s) at issue in this document sold by TI to Customer on an annual basis.

## PACKAGE MATERIALS INFORMATION

Texas Instruments

www.ti.com

### TAPE AND REEL INFORMATION





### QUADRANT ASSIGNMENTS FOR PIN 1 ORIENTATION IN TAPE



| *All dimensions are nominal |                 |                    |    |      |                          |                          |            |            |            |            |           |                  |
|-----------------------------|-----------------|--------------------|----|------|--------------------------|--------------------------|------------|------------|------------|------------|-----------|------------------|
| Device                      | Package<br>Type | Package<br>Drawing |    | SPQ  | Reel<br>Diameter<br>(mm) | Reel<br>Width<br>W1 (mm) | A0<br>(mm) | B0<br>(mm) | K0<br>(mm) | P1<br>(mm) | W<br>(mm) | Pin1<br>Quadrant |
| PCA9518DBQR                 | SSOP            | DBQ                | 20 | 2500 | 330.0                    | 16.4                     | 6.5        | 9.0        | 2.1        | 8.0        | 16.0      | Q1               |
| PCA9518DBR                  | SSOP            | DB                 | 20 | 2000 | 330.0                    | 16.4                     | 8.2        | 7.5        | 2.5        | 12.0       | 16.0      | Q1               |
| PCA9518DBT                  | SSOP            | DB                 | 20 | 250  | 330.0                    | 16.4                     | 8.2        | 7.5        | 2.5        | 12.0       | 16.0      | Q1               |
| PCA9518DWR                  | SOIC            | DW                 | 20 | 2000 | 330.0                    | 24.4                     | 10.8       | 13.3       | 2.7        | 12.0       | 24.0      | Q1               |
| PCA9518DWT                  | SOIC            | DW                 | 20 | 250  | 330.0                    | 24.4                     | 10.8       | 13.3       | 2.7        | 12.0       | 24.0      | Q1               |
| PCA9518PWR                  | TSSOP           | PW                 | 20 | 2000 | 330.0                    | 16.4                     | 6.95       | 7.1        | 1.6        | 8.0        | 16.0      | Q1               |
| PCA9518PWT                  | TSSOP           | PW                 | 20 | 250  | 330.0                    | 16.4                     | 6.95       | 7.1        | 1.6        | 8.0        | 16.0      | Q1               |



## PACKAGE MATERIALS INFORMATION

5-Jan-2022



\*All dimensions are nominal

| Device      | Package Type | Package Drawing | Pins | SPQ  | Length (mm) | Width (mm) | Height (mm) |
|-------------|--------------|-----------------|------|------|-------------|------------|-------------|
| PCA9518DBQR | SSOP         | DBQ             | 20   | 2500 | 853.0       | 449.0      | 35.0        |
| PCA9518DBR  | SSOP         | DB              | 20   | 2000 | 853.0       | 449.0      | 35.0        |
| PCA9518DBT  | SSOP         | DB              | 20   | 250  | 853.0       | 449.0      | 35.0        |
| PCA9518DWR  | SOIC         | DW              | 20   | 2000 | 367.0       | 367.0      | 45.0        |
| PCA9518DWT  | SOIC         | DW              | 20   | 250  | 367.0       | 367.0      | 45.0        |
| PCA9518PWR  | TSSOP        | PW              | 20   | 2000 | 853.0       | 449.0      | 35.0        |
| PCA9518PWT  | TSSOP        | PW              | 20   | 250  | 853.0       | 449.0      | 35.0        |



5-Jan-2022

### TUBE



#### \*All dimensions are nominal

| Device    | Package Name | Package Type | Pins | SPQ | L (mm) | W (mm) | Τ (μm) | B (mm) |
|-----------|--------------|--------------|------|-----|--------|--------|--------|--------|
| PCA9518DW | DW           | SOIC         | 20   | 25  | 507    | 12.83  | 5080   | 6.6    |
| PCA9518PW | PW           | TSSOP        | 20   | 70  | 530    | 10.2   | 3600   | 3.5    |

DBQ (R-PDSO-G20)

PLASTIC SMALL-OUTLINE PACKAGE



NOTES: A. All linear dimensions are in inches (millimeters).

B. This drawing is subject to change without notice.

C. Body dimensions do not include mold flash or protrusion not to exceed 0.006 (0,15) per side.

D. Falls within JEDEC MO-137 variation AD.



# **DB0020A**



# **PACKAGE OUTLINE**

SSOP - 2 mm max height

SMALL OUTLINE PACKAGE



NOTES:

- 1. All linear dimensions are in millimeters. Any dimensions in parenthesis are for reference only. Dimensioning and tolerancing per ASME Y14.5M. 2. This drawing is subject to change without notice. 3. This dimension does not include mold flash, protrusions, or gate burrs. Mold flash, protrusions, or gate burrs shall not
- exceed 0.15 mm per side.
- 4. This dimension does not include interlead flash. Interlead flash shall not exceed 0.25 mm per side.
- 5. Reference JEDEC registration MO-150.



# DB0020A

# **EXAMPLE BOARD LAYOUT**

## SSOP - 2 mm max height

SMALL OUTLINE PACKAGE



NOTES: (continued)

6. Publication IPC-7351 may have alternate designs.

7. Solder mask tolerances between and around signal pads can vary based on board fabrication site.



# DB0020A

# **EXAMPLE STENCIL DESIGN**

## SSOP - 2 mm max height

SMALL OUTLINE PACKAGE



NOTES: (continued)

- 8. Laser cutting apertures with trapezoidal walls and rounded corners may offer better paste release. IPC-7525 may have alternate design recommendations.
- 9. Board assembly site may have different recommendations for stencil design.



# **DW0020A**



## **PACKAGE OUTLINE**

### SOIC - 2.65 mm max height

SOIC



NOTES:

- 1. All linear dimensions are in millimeters. Dimensions in parenthesis are for reference only. Dimensioning and tolerancing per ASME Y14.5M. 2. This drawing is subject to change without notice. 3. This dimension does not include mold flash, protrusions, or gate burrs. Mold flash, protrusions, or gate burrs shall not
- exceed 0.15 mm per side.
- 4. This dimension does not include interlead flash. Interlead flash shall not exceed 0.43 mm per side.
- 5. Reference JEDEC registration MS-013.



# DW0020A

# **EXAMPLE BOARD LAYOUT**

## SOIC - 2.65 mm max height

SOIC



NOTES: (continued)

6. Publication IPC-7351 may have alternate designs.

7. Solder mask tolerances between and around signal pads can vary based on board fabrication site.



## DW0020A

# **EXAMPLE STENCIL DESIGN**

## SOIC - 2.65 mm max height

SOIC



NOTES: (continued)

- 8. Laser cutting apertures with trapezoidal walls and rounded corners may offer better paste release. IPC-7525 may have alternate design recommendations.
- 9. Board assembly site may have different recommendations for stencil design.



# **PW0020A**



## **PACKAGE OUTLINE**

## TSSOP - 1.2 mm max height

SMALL OUTLINE PACKAGE



NOTES:

- 1. All linear dimensions are in millimeters. Any dimensions in parenthesis are for reference only. Dimensioning and tolerancing per ASME Y14.5M. 2. This drawing is subject to change without notice. 3. This dimension does not include mold flash, protrusions, or gate burrs. Mold flash, protrusions, or gate burrs shall not
- exceed 0.15 mm per side.
- 4. This dimension does not include interlead flash. Interlead flash shall not exceed 0.25 mm per side.
- 5. Reference JEDEC registration MO-153.



## PW0020A

# **EXAMPLE BOARD LAYOUT**

## TSSOP - 1.2 mm max height

SMALL OUTLINE PACKAGE



NOTES: (continued)

6. Publication IPC-7351 may have alternate designs.

7. Solder mask tolerances between and around signal pads can vary based on board fabrication site.



## PW0020A

# **EXAMPLE STENCIL DESIGN**

## TSSOP - 1.2 mm max height

SMALL OUTLINE PACKAGE



NOTES: (continued)

- 8. Laser cutting apertures with trapezoidal walls and rounded corners may offer better paste release. IPC-7525 may have alternate design recommendations.
- 9. Board assembly site may have different recommendations for stencil design.



## LAND PATTERN DATA



NOTES: Α. All linear dimensions are in millimeters.

- B. This drawing is subject to change without notice.
  C. Publication IPC-7351 is recommended for alternate design.
- D. Laser cutting apertures with trapezoidal walls and also rounding corners will offer better paste release. Customers should contact their board assembly site for stencil design recommendations. Refer to IPC-7525 for other stencil recommendations.
- E. Customers should contact their board fabrication site for solder mask tolerances between and around signal pads.



### IMPORTANT NOTICE AND DISCLAIMER

TI PROVIDES TECHNICAL AND RELIABILITY DATA (INCLUDING DATA SHEETS), DESIGN RESOURCES (INCLUDING REFERENCE DESIGNS), APPLICATION OR OTHER DESIGN ADVICE, WEB TOOLS, SAFETY INFORMATION, AND OTHER RESOURCES "AS IS" AND WITH ALL FAULTS, AND DISCLAIMS ALL WARRANTIES, EXPRESS AND IMPLIED, INCLUDING WITHOUT LIMITATION ANY IMPLIED WARRANTIES OF MERCHANTABILITY, FITNESS FOR A PARTICULAR PURPOSE OR NON-INFRINGEMENT OF THIRD PARTY INTELLECTUAL PROPERTY RIGHTS.

These resources are intended for skilled developers designing with TI products. You are solely responsible for (1) selecting the appropriate TI products for your application, (2) designing, validating and testing your application, and (3) ensuring your application meets applicable standards, and any other safety, security, regulatory or other requirements.

These resources are subject to change without notice. TI grants you permission to use these resources only for development of an application that uses the TI products described in the resource. Other reproduction and display of these resources is prohibited. No license is granted to any other TI intellectual property right or to any third party intellectual property right. TI disclaims responsibility for, and you will fully indemnify TI and its representatives against, any claims, damages, costs, losses, and liabilities arising out of your use of these resources.

TI's products are provided subject to TI's Terms of Sale or other applicable terms available either on ti.com or provided in conjunction with such TI products. TI's provision of these resources does not expand or otherwise alter TI's applicable warranties or warranty disclaimers for TI products.

TI objects to and rejects any additional or different terms you may have proposed.

Mailing Address: Texas Instruments, Post Office Box 655303, Dallas, Texas 75265 Copyright © 2022, Texas Instruments Incorporated