# **ESP32 Series** # **Datasheet** # **Including:** ESP32-D0WD-V3 ESP32-D0WDR2-V3 ESP32-U4WDH ESP32-S0WD – Not Recommended for New Designs (NRND) ESP32-D0WD - Not Recommended for New Designs (NRND) ESP32-D0WDQ6 - Not Recommended for New Designs (NRND) ESP32-D0WDQ6-V3 – Not Recommended for New Designs (NRND) ## **About This Document** This document provides the specifications of ESP32 series of chips. ## **Document Updates** Please always refer to the latest version on <a href="https://www.espressif.com/en/support/download/documents">https://www.espressif.com/en/support/download/documents</a>. ## **Revision History** For any changes to this document over time, please refer to the last page. ## **Documentation Change Notification** Espressif provides email notifications to keep customers updated on changes to technical documentation. Please subscribe at <a href="https://www.espressif.com/en/subscribe">www.espressif.com/en/subscribe</a>. Note that you need to update your subscription to receive notifications of new products you are not currently subscribed to. ## Certification Download certificates for Espressif products from www.espressif.com/en/certificates. # **Contents** | 1 | Overview | 8 | |-----|--------------------------------------|----| | 1.1 | Featured Solutions | 8 | | | 1.1.1 Ultra-Low-Power Solution | 8 | | | 1.1.2 Complete Integration Solution | 8 | | 1.2 | Wi-Fi Key Features | 8 | | 1.3 | Bluetooth Key Features | 9 | | 1.4 | MCU and Advanced Features | 9 | | | 1.4.1 CPU and Memory | 9 | | | 1.4.2 Clocks and Timers | 10 | | | 1.4.3 Advanced Peripheral Interfaces | 10 | | | 1.4.4 Security | 10 | | 1.5 | Applications (A Non-exhaustive List) | 11 | | 1.6 | Block Diagram | 12 | | 2 | Pin Definitions | 13 | | 2.1 | Pin Layout | 13 | | 2.2 | Pin Description | 15 | | 2.3 | Power Scheme | 19 | | 2.4 | Strapping Pins | 21 | | 3 | Functional Description | 24 | | 3.1 | CPU and Memory | 24 | | | 3.1.1 CPU | 24 | | | 3.1.2 Internal Memory | 24 | | | 3.1.3 External Flash and SRAM | 25 | | | 3.1.4 Memory Map | 25 | | 3.2 | Timers and Watchdogs | 27 | | | 3.2.1 64-bit Timers | 27 | | | 3.2.2 Watchdog Timers | 27 | | 3.3 | System Clocks | 28 | | | 3.3.1 CPU Clock | 28 | | | 3.3.2 RTC Clock | 28 | | | 3.3.3 Audio PLL Clock | 28 | | 3.4 | Radio | 28 | | | 3.4.1 2.4 GHz Receiver | 29 | | | 3.4.2 2.4 GHz Transmitter | 29 | | | 3.4.3 Clock Generator | 29 | | 3.5 | Wi-Fi | 29 | | | 3.5.1 Wi-Fi Radio and Baseband | 30 | | | 3.5.2 Wi-Fi MAC | 30 | | 3.6 | Bluetooth | 30 | | | 3.6.1 Bluetooth Radio and Baseband | 30 | | | 3.6.2 Bluetooth Interface | 31 | |-----|----------------------------------------------------------|----| | | 3.6.3 Bluetooth Stack | 31 | | | 3.6.4 Bluetooth Link Controller | 31 | | 3.7 | RTC and Low-Power Management | 32 | | 4 | Peripherals and Sensors | 34 | | 4.1 | Descriptions of Peripherals and Sensors | 34 | | | 4.1.1 General Purpose Input/Output Interface (GPIO) | 34 | | | 4.1.2 Analog-to-Digital Converter (ADC) | 34 | | | 4.1.3 Digital-to-Analog Converter (DAC) | 35 | | | 4.1.4 Touch Sensor | 35 | | | 4.1.5 Ultra-Low-Power (ULP) Coprocessor | 36 | | | 4.1.6 Ethernet MAC Interface | 36 | | | 4.1.7 SD/SDIO/MMC Host Controller | 36 | | | 4.1.8 SDIO/SPI Slave Controller | 37 | | | 4.1.9 Universal Asynchronous Receiver Transmitter (UART) | 37 | | | 4.1.10 I2C Interface | 37 | | | 4.1.11 I2S Interface | 38 | | | 4.1.12 Infrared Remote Controller (RMT) | 38 | | | 4.1.13 Pulse Counter (PCNT) | 38 | | | 4.1.14 Pulse Width Modulation (PWM) | 38 | | | 4.1.15 LED PWM | 38 | | | 4.1.16 Serial Peripheral Interface (SPI) | 39 | | | 4.1.17 TWAI Controller | 39 | | | 4.1.18 Accelerator | 40 | | 4.2 | Peripheral Pin Configurations | 40 | | 5 | Electrical Characteristics | 46 | | 5.1 | Absolute Maximum Ratings | 46 | | 5.2 | Recommended Operating Conditions | 46 | | 5.3 | DC Characteristics (3.3 V, 25 °C) | 47 | | 5.4 | Reliability Qualifications | 47 | | 5.5 | RF Power-Consumption Specifications | 48 | | 5.6 | Wi-Fi Radio | 48 | | 5.7 | Bluetooth Radio | 49 | | | 5.7.1 Receiver – Basic Data Rate | 49 | | | 5.7.2 Transmitter – Basic Data Rate | 49 | | | 5.7.3 Receiver – Enhanced Data Rate | 50 | | | 5.7.4 Transmitter – Enhanced Data Rate | 50 | | 5.8 | Bluetooth LE Radio | 51 | | | 5.8.1 Receiver | 51 | | | 5.8.2 Transmitter | 52 | | 6 | Package Information | 53 | | 7 | Part Number and Ordering Information | 54 | | 8 Related Documentation and Resources | 55 | |---------------------------------------|----| | Appendix A – ESP32 Pin Lists | 56 | | A.1. Notes on ESP32 Pin Lists | 56 | | A.2. GPIO_Matrix | 58 | | A.3. Ethernet_MAC | 63 | | A.4. IO_MUX | 63 | | Revision History | 65 | # **List of Tables** | 1 | Pin Description | 15 | |----|-----------------------------------------------------------------------|----| | 2 | Pin-to-Pin Mapping Between Chip and Embedded Flash/PSRAM | 18 | | 3 | Connection Between Chip and External Flash/PSRAM | 18 | | 4 | Description of ESP32 Power-up and Reset Timing Parameters | 20 | | 5 | Strapping Pins | 22 | | 6 | Parameter Descriptions of Setup and Hold Times for the Strapping Pins | 23 | | 7 | Memory and Peripheral Mapping | 26 | | 8 | Power Consumption by Power Modes | 32 | | 9 | ADC Characteristics | 34 | | 10 | ADC Calibration Results | 35 | | 11 | Capacitive-Sensing GPIOs Available on ESP32 | 35 | | 12 | Peripheral Pin Configurations | 40 | | 13 | Absolute Maximum Ratings | 46 | | 14 | Recommended Operating Conditions | 46 | | 15 | DC Characteristics (3.3 V, 25 °C) | 47 | | 16 | Reliability Qualifications | 47 | | 17 | RF Power-Consumption Specifications | 48 | | 18 | Wi-Fi Radio Characteristics | 48 | | 19 | Receiver Characteristics – Basic Data Rate | 49 | | 20 | Transmitter Characteristics – Basic Data Rate | 49 | | 21 | Receiver Characteristics – Enhanced Data Rate | 50 | | 22 | Transmitter Characteristics – Enhanced Data Rate | 51 | | 23 | Receiver Characteristics – Bluetooth LE | 51 | | 24 | Transmitter Characteristics – Bluetooth LE | 52 | | 25 | ESP32 Ordering Information | 54 | | 26 | Notes on ESP32 Pin Lists | 56 | | 27 | GPIO_Matrix | 58 | | 28 | Ethernet MAC | 63 | # **List of Figures** | 1 | Functional Block Diagram | 12 | |----|---------------------------------------------|----| | 2 | ESP32 Pin Layout (QFN 6*6, Top View) | 13 | | 3 | ESP32 Pin Layout (QFN 5*5, Top View) | 14 | | 4 | ESP32 Power Scheme | 20 | | 5 | ESP32 Power-up and Reset Timing | 20 | | 6 | Setup and Hold Times for the Strapping Pins | 23 | | 7 | Address Mapping Structure | 25 | | 8 | QFN48 (6x6 mm) Package | 53 | | 9 | QFN48 (5x5 mm) Package | 53 | | 10 | ESP32 Part Number Description | 54 | ## 1 Overview ESP32 is a single 2.4 GHz Wi-Fi-and-Bluetooth combo chip designed with the TSMC low-power 40 nm technology. It is designed to achieve the best power and RF performance, showing robustness, versatility and reliability in a wide variety of applications and power scenarios. The ESP32 series of chips includes ESP32-D0WD-V3, ESP32-D0WDR2-V3, ESP32-U4WDH, ESP32-S0WD (NRND), ESP32-D0WDQ6-V3 (NRND), ESP32-D0WDQ6 (NRND), and ESP32-D0WDQ6 (NRND), among which, - ESP32-S0WD (NRND), ESP32-D0WD (NRND), and ESP32-D0WDQ6 (NRND) are based on chip revision v1 or chip revision v1.1. - ESP32-D0WD-V3, ESP32-D0WDR2-V3, ESP32-U4WDH, and ESP32-D0WDQ6-V3 (NRND) are based on chip revision v3.0 or chip revision v3.1. For details on part numbers and ordering information, please refer to Section 7. For details on chip revisions, please refer to ESP32 Chip Revision v3.0 User Guide and ESP32 Series SoC Errata. ### 1.1 Featured Solutions #### 1.1.1 Ultra-Low-Power Solution ESP32 is designed for mobile, wearable electronics, and Internet-of-Things (IoT) applications. It features all the state-of-the-art characteristics of low-power chips, including fine-grained clock gating, multiple power modes, and dynamic power scaling. For instance, in a low-power IoT sensor hub application scenario, ESP32 is woken up periodically only when a specified condition is detected. Low-duty cycle is used to minimize the amount of energy that the chip expends. The output of the power amplifier is also adjustable, thus contributing to an optimal trade-off between communication range, data rate and power consumption. #### Note: For more information, refer to Section 3.7 RTC and Low-Power Management. #### 1.1.2 Complete Integration Solution ESP32 is a highly-integrated solution for Wi-Fi-and-Bluetooth IoT applications, with around 20 external components. ESP32 integrates an antenna switch, RF balun, power amplifier, low-noise receive amplifier, filters, and power management modules. As such, the entire solution occupies minimal Printed Circuit Board (PCB) area. ESP32 uses CMOS for single-chip fully-integrated radio and baseband, while also integrating advanced calibration circuitries that allow the solution to remove external circuit imperfections or adjust to changes in external conditions. As such, the mass production of ESP32 solutions does not require expensive and specialized Wi-Fi testing equipment. ## 1.2 Wi-Fi Key Features • 802.11b/g/n - 802.11n (2.4 GHz), up to 150 Mbps - WMM - TX/RX A-MPDU, RX A-MSDU - Immediate Block ACK - Defragmentation - Automatic Beacon monitoring (hardware TSF) - 4 × virtual Wi-Fi interfaces - Simultaneous support for Infrastructure Station, SoftAP, and Promiscuous modes Note that when ESP32 is in Station mode, performing a scan, the SoftAP channel will be changed. - Antenna diversity #### **Bluetooth Key Features** 1.3 - Compliant with Bluetooth v4.2 BR/EDR and Bluetooth LE specifications - Class-1, class-2 and class-3 transmitter without external power amplifier - Enhanced Power Control - +9 dBm transmitting power - NZIF receiver with -94 dBm Bluetooth LE sensitivity - Adaptive Frequency Hopping (AFH) - Standard HCI based on SDIO/SPI/UART - High-speed UART HCI, up to 4 Mbps - Bluetooth 4.2 BR/EDR and Bluetooth LE dual mode controller - Synchronous Connection-Oriented/Extended (SCO/eSCO) - CVSD and SBC for audio codec - Bluetooth Piconet and Scatternet - Multi-connections in Classic Bluetooth and Bluetooth LE - Simultaneous advertising and scanning #### 1.4 MCU and Advanced Features #### **CPU** and Memory 1.4.1 - Xtensa® single-/dual-core 32-bit LX6 microprocessor(s) - CoreMark<sup>®</sup> score: - 1 core at 240 MHz: 504.85 CoreMark; 2.10 CoreMark/MHz - 2 cores at 240 MHz: 994.26 CoreMark; 4.14 CoreMark/MHz - 448 KB ROM - 520 KB SRAM - 16 KB SRAM in RTC - QSPI supports multiple flash/SRAM chips #### 1.4.2 Clocks and Timers - Internal 8 MHz oscillator with calibration - Internal RC oscillator with calibration - External 2 MHz ~ 60 MHz crystal oscillator (40 MHz only for Wi-Fi/Bluetooth functionality) - External 32 kHz crystal oscillator for RTC with calibration - Two timer groups, including 2 × 64-bit timers and 1 × main watchdog in each group - One RTC timer - RTC watchdog ### 1.4.3 Advanced Peripheral Interfaces - 34 × programmable GPIOs - 12-bit SAR ADC up to 18 channels - 2 × 8-bit DAC - 10 × touch sensors - 4 × SPI - 2 × I2S - 2 × I2C - 3 × UART - 1 host (SD/eMMC/SDIO) - 1 slave (SDIO/SPI) - Ethernet MAC interface with dedicated DMA and IEEE 1588 support - TWAI®, compatible with ISO 11898-1 (CAN Specification 2.0) - RMT (TX/RX) - Motor PWM - LED PWM up to 16 channels ## 1.4.4 Security - Secure boot - Flash encryption - 1024-bit OTP, up to 768-bit for customers - Cryptographic hardware acceleration: - AES - Hash (SHA-2) - RSA - ECC - Random Number Generator (RNG) #### 1.5 Applications (A Non-exhaustive List) - Generic Low-power IoT Sensor Hub - Generic Low-power IoT Data Loggers - Cameras for Video Streaming - Over-the-top (OTT) Devices - Speech Recognition - Image Recognition - Mesh Network - Home Automation - Light control - Smart plugs - Smart door locks - Smart Building - Smart lighting - Energy monitoring - Industrial Automation - Industrial wireless control - Industrial robotics - Smart Agriculture - Smart greenhouses - Smart irrigation - Agriculture robotics - Audio Applications - Internet music players - Live streaming devices - Internet radio players - Audio headsets - Health Care Applications - Health monitoring - Baby monitors - Wi-Fi-enabled Toys - Remote control toys - Proximity sensing toys - Educational toys - Wearable Electronics - Smart watches - Smart bracelets - Retail & Catering Applications - POS machines - Service robots ## 1.6 Block Diagram Figure 1: Functional Block Diagram #### Note: Products in the ESP32 series differ from each other in terms of their support for embedded flash or PSRAM and the number of CPUs they have. For details, please refer to Section 7 Part Number and Ordering Information. ## **Pin Definitions** #### 2.1 Pin Layout Figure 2: ESP32 Pin Layout (QFN 6\*6, Top View) Figure 3: ESP32 Pin Layout (QFN 5\*5, Top View) #### Note: For details on ESP32's part numbers and the corresponding packaging, please refer to Section 7 Part Number and Ordering Information. # 2.2 Pin Description Table 1: Pin Description N Pin Definitions | Name | No. | Туре | Function | | | | | |-------------|----------------------------------------------|------|------------------------------------------------------------------------------------|--|--|--|--| | | Analog | | | | | | | | VDDA | VDDA 1 P Analog power supply (2.3 V ~ 3.6 V) | | | | | | | | LNA_IN | 2 | I/O | RF input and output | | | | | | VDD3P3 | 3 | Р | Analog power supply (2.3 V $\sim$ 3.6 V) | | | | | | VDD3P3 | 4 | Р | Analog power supply (2.3 V $\sim$ 3.6 V) | | | | | | | | | VDD3P3_RTC | | | | | | SENSOR_VP | 5 | I | GPIO36, ADC1_CH0, RTC_GPIO0 | | | | | | SENSOR_CAPP | 6 | I | GPIO37, ADC1_CH1, RTC_GPIO1 | | | | | | SENSOR_CAPN | 7 | I | GPIO38, ADC1_CH2, RTC_GPIO2 | | | | | | SENSOR_VN | 8 | I | GPIO39, ADC1_CH3, RTC_GPIO3 | | | | | | | | | High: On; enables the chip | | | | | | CHIP_PU | 9 | I | Low: Off; the chip powers off | | | | | | | | | Note: Do not leave the CHIP_PU pin floating. | | | | | | VDET_1 | 10 | I | GPIO34, ADC1_CH6, RTC_GPIO4 | | | | | | VDET_2 | 11 | I | GPIO35, ADC1_CH7, RTC_GPIO5 | | | | | | 32K_XP | 12 | I/O | GPIO32, ADC1_CH4, RTC_GPIO9, TOUCH9, 32K_XP (32.768 kHz crystal oscillator input) | | | | | | 32K_XN | 13 | I/O | GPIO33, ADC1_CH5, RTC_GPIO8, TOUCH8, 32K_XN (32.768 kHz crystal oscillator output) | | | | | | GPIO25 | 14 | I/O | GPIO25, ADC2_CH8, RTC_GPIO6, DAC_1, EMAC_RXD0 | | | | | | GPIO26 | 15 | I/O | GPIO26, ADC2_CH9, RTC_GPIO7, DAC_2, EMAC_RXD1 | | | | | | GPIO27 | 16 | I/O | GPIO27, ADC2_CH7, RTC_GPIO17, TOUCH7, EMAC_RX_DV | | | | | | MTMS | 17 | I/O | GPIO14, ADC2_CH6, RTC_GPIO16, TOUCH6, EMAC_TXD2, HSPICLK, HS2_CLK, SD_CLK, MTMS | | | | | | MTDI | 18 | I/O | GPIO12, ADC2_CH5, RTC_GPIO15, TOUCH5, EMAC_TXD3, HSPIQ, HS2_DATA2, SD_DATA2, MTDI | | | | | | VDD3P3_RTC | 19 | Р | Input power supply for RTC IO (2.3 V $\sim$ 3.6 V) | | | | | | MTCK | 20 | I/O | GPIO13, ADC2_CH4, RTC_GPIO14, TOUCH4, EMAC_RX_ER, HSPID, HS2_DATA3, SD_DATA3, MTCK | | | | | | MTDO | 21 | I/O | GPIO15, ADC2_CH3, RTC_GPIO13, TOUCH3, EMAC_RXD3, HSPICS0, HS2_CMD, SD_CMD, MTDO | | | | | | Name | No. | Туре | Function | ı | | | | | | | |------------|-----|------|-------------|-------------------|-----------------------|-------------------------|----------------------|----------|------------|----------| | GPIO2 | 22 | I/O | GPIO2, | ADC2_CH2, | RTC_GPIO12, | TOUCH2, | | HSPIWP, | HS2_DATA0, | SD_DATA0 | | GPI00 | 23 | I/O | GPIO0, | ADC2_CH1, | RTC_GPIO11, | TOUCH1, | EMAC_TX_CLK, | CLK_OUT1 | , | | | GPIO4 | 24 | I/O | GPIO4, | ADC2_CH0, | RTC_GPIO10, | TOUCH0, | EMAC_TX_ER, | HSPIHD, | HS2_DATA1, | SD_DATA1 | | | | | | | VE | DD_SDIO | | | | | | GPIO16 | 25 | I/O | GPIO16, | HS1_DATA4, | U2RXD, | EMAC_CLK_ | OUT | | | | | VDD_SDIO | 26 | Р | Output po | ower supply: 1.8 | 8 V or the same $v$ | oltage as VDI | 03P3_RTC | | | | | GPIO17 | 27 | I/O | GPIO17, | HS1_DATA5, | U2TXD, | EMAC_CLK_ | OUT_180 | | | | | SD_DATA_2 | 28 | I/O | GPIO9, | HS1_DATA2, | U1RXD, | SD_DATA2, | SPIHD | | | | | SD_DATA_3 | 29 | I/O | GPIO10, | HS1_DATA3, | U1TXD, | SD_DATA3, | SPIWP | | | | | SD_CMD | 30 | I/O | GPIO11, | HS1_CMD, | U1RTS, | SD_CMD, | SPICS0 | | | | | SD_CLK | 31 | I/O | GPIO6, | HS1_CLK, | U1CTS, | SD_CLK, | SPICLK | | | | | SD_DATA_0 | 32 | I/O | GPIO7, | HS1_DATA0, | U2RTS, | SD_DATA0, | SPIQ | | | | | SD_DATA_1 | 33 | I/O | GPIO8, | HS1_DATA1, | U2CTS, | SD_DATA1, | SPID | | | | | | | | | | VDE | 3P3_CPU | | | | | | GPIO5 | 34 | I/O | GPIO5, | HS1_DATA6, | VSPICS0, | EMAC_RX_C | CLK | | | | | GPIO18 | 35 | I/O | GPIO18, | HS1_DATA7, | VSPICLK | | | | | | | GPIO23 | 36 | I/O | GPIO23, | HS1_STROBE | , VSPID | | | | | | | VDD3P3_CPU | 37 | Р | Input pov | ver supply for CF | PU IO (1.8 V $\sim$ 3 | .6 V) | | | | | | GPIO19 | 38 | I/O | GPIO19, | U0CTS, | VSPIQ, | EMAC_TXD0 | | | | | | GPIO22 | 39 | I/O | GPIO22, | U0RTS, | VSPIWP, | EMAC_TXD1 | | | | | | U0RXD | 40 | I/O | GPIO3, | U0RXD, | CLK_OUT2 | | | | | | | U0TXD | 41 | I/O | GPIO1, | U0TXD, | CLK_OUT3, | EMAC_RXD2 | 2 | | | | | GPIO21 | 42 | I/O | GPIO21, | | VSPIHD, | EMAC_TX_E | N | | | | | | | | | | | Analog | | | | | | VDDA | 43 | Р | Analog po | ower supply (2.3 | V ~ 3.6 V) | | | | | | | XTAL_N | 44 | 0 | External of | crystal output | | | | | | | | XTAL_P | 45 | | External of | crystal input | | | | | | | | VDDA | 46 | Р | Analog po | ower supply (2.3 | V ~ 3.6 V) | | | | | | | CAP2 | 47 | I | Connects | to a 3.3 nF (109 | %) capacitor and | l 20 k $\Omega$ resisto | r in parallel to CAF | P1 | | | 10 Pin Definitions | Name | No. | Туре | Function | |------|-----|------|------------------------------------------------| | CAP1 | 48 | I | Connects to a 10 nF series capacitor to ground | | GND | 49 | Р | Ground | #### Note: For a quick reference guide to using the IO\_MUX, Ethernet MAC, and GPIO Matrix pins of ESP32, please refer to Appendix ESP32 Pin Lists. Table 2 lists the pin-to-pin mapping between the chip and the embedded flash/PSRAM. The chip pins listed here are not recommended for other usage. For the data port connection between ESP32 and external flash/PSRAM please refer to Table 3. Table 2: Pin-to-Pin Mapping Between Chip and Embedded Flash/PSRAM | ESP32-U4WDH | Embedded Flash (4 MB) | |------------------------------------------------|--------------------------------------------| | SD_DATA_1 | IO0/DI | | GPIO17 | IO1/DO | | SD_DATA_0 | IO2/WP# | | SD_CMD | IO3/HOLD# | | SD_CLK | CLK | | GPIO16 | CS# | | GND | VSS | | VDD_SDIO | VDD | | | | | ESP32-D0WDR2-V3 | Embedded PSRAM (2 MB) | | ESP32-D0WDR2-V3 SD_DATA_1 | Embedded PSRAM (2 MB) SIO0/SI | | - | , , | | SD_DATA_1 | SIO0/SI | | SD_DATA_1<br>SD_DATA_0 | SIO0/SI<br>SIO1/SO | | SD_DATA_1 SD_DATA_0 SD_DATA_3 | SIO0/SI<br>SIO1/SO<br>SIO2 | | SD_DATA_1 SD_DATA_0 SD_DATA_3 SD_DATA_2 | SIO0/SI<br>SIO1/SO<br>SIO2<br>SIO3 | | SD_DATA_1 SD_DATA_0 SD_DATA_3 SD_DATA_2 SD_CLK | SIO0/SI<br>SIO1/SO<br>SIO2<br>SIO3<br>SCLK | Table 3: Connection Between Chip and External Flash/PSRAM | Chip Pin | External Flash | |--------------------------------------------------------|--------------------------------------------| | SD_DATA_1/SPID | IO0/DI | | SD_DATA_0/SPIQ | IO1/DO | | SD_DATA_3/SPIWP | IO2/WP# | | SD_DATA_2/SPIHD | IO3/HOLD# | | SD_CLK | CLK | | SD_CMD | CS# | | GND | VSS | | VDD_SDIO | VDD | | | | | Chip Pin | External PSRAM | | Chip Pin SD_DATA_1 | SIO0/SI | | | | | SD_DATA_1 | SIO0/SI | | SD_DATA_1<br>SD_DATA_0 | SIO0/SI<br>SIO1/SO | | SD_DATA_1 SD_DATA_0 SD_DATA_3 | SIO0/SI<br>SIO1/SO<br>SIO2 | | SD_DATA_1 SD_DATA_0 SD_DATA_3 SD_DATA_2 | SIO0/SI<br>SIO1/SO<br>SIO2<br>SIO3 | | SD_DATA_1 SD_DATA_0 SD_DATA_3 SD_DATA_2 SD_CLK/GPIO17* | SIO0/SI<br>SIO1/SO<br>SIO2<br>SIO3<br>SCLK | #### Note: - 1. SD\_CLK and GPIO17 pins are available to connect to the SCLK signal of external PSRAM. - If SD\_CLK pin is selected, one GPIO (i.e., GPIO17) will be saved. The saved GPIO can be used for other purposes. This connection has passed internal tests, but relevant certification has not been completed. - Or GPIO17 pin is used to connect to the SCLK signal. This connection has passed relevant certification, see certificates for ESP32-WROVER-E. Please select the proper pin for your specific applications. - 2. If GPIO16 is used to connect to PSRAM's CE# signal, please add a pull-up resistor at the GPIO16 pin. See Figure: Schematics of ESP32-WROVER-E. - 3. As the embedded flash/PSRAM in ESP32-U4WDH/ESP32-D0WDR2-V3 operates at 3.3 V, VDD\_SDIO must be powered by VDD3P3\_RTC via a 6 $\Omega$ resistor. See Figure 4. #### 2.3 **Power Scheme** ESP32's digital pins are divided into three different power domains: - VDD3P3\_RTC - VDD3P3 CPU - VDD SDIO VDD3P3\_RTC is also the input power supply for RTC and CPU. VDD3P3\_CPU is also the input power supply for CPU. VDD SDIO connects to the output of an internal LDO whose input is VDD3P3 RTC. When VDD SDIO is connected to the same PCB net together with VDD3P3\_RTC, the internal LDO is disabled automatically. The power scheme diagram is shown below: Figure 4: ESP32 Power Scheme The internal LDO can be configured as having 1.8 V, or the same voltage as VDD3P3\_RTC. It can be powered off via software to minimize the current of flash/SRAM during the Deep-sleep mode. ## Notes on CHIP\_PU: • The illustration below shows the ESP32 power-up and reset timing. Details about the parameters are listed in Table 4. Figure 5: ESP32 Power-up and Reset Timing Table 4: Description of ESP32 Power-up and Reset Timing Parameters | Parameters | Description | Min. | Unit | |------------|-----------------------------------------------------------------|------|------| | to | Time between the 3.3 V rails being brought up and CHIP_PU being | 50 | μs | | -0 | activated | | | | Parameters | Description | Min. | Unit | |----------------|----------------------------------------------------------------------------|-------|---------| | + | Duration of CHIP_PU signal level $<$ $V_{IL\_nRST}$ (refer to its value in | 50 μs | | | ι <sub>1</sub> | Table 15 DC Characteristics) to reset the chip | 50 | $\mu$ S | In scenarios where ESP32 is powered on and off repeatedly by switching the power rails, while there is a large capacitor on the VDD33 rail and CHIP\_PU and VDD33 are connected, simply switching off the CHIP\_PU power rail and immediately switching it back on may cause an incomplete power discharge cycle and failure to reset the chip adequately. An additional discharge circuit may be required to accelerate the discharge of the large capacitor on rail VDD33, which will ensure proper power-on-reset when the ESP32 is powered up again. When a battery is used as the power supply for the ESP32 series of chips and modules, a supply voltage supervisor is recommended, so that a boot failure due to low voltage is avoided. Users are recommended to pull CHIP\_PU low if the power supply for ESP32 is below 2.3 V. #### Notes on power supply: - The operating voltage of ESP32 ranges from 2.3 V to 3.6 V. When using a single-power supply, the recommended voltage of the power supply is 3.3 V, and its recommended output current is 500 mA or more. - PSRAM and flash both are powered by VDD\_SDIO. If the chip has an embedded flash, the voltage of VDD\_SDIO is determined by the operating voltage of the embedded flash. If the chip also connects to an external PSRAM, the operating voltage of external PSRAM must match that of the embedded flash. This also applies if the chip has an embedded PSRAM but also connects to an external flash. - When VDD\_SDIO 1.8 V is used as the power supply for external flash/PSRAM, a 2 kΩ grounding resistor should be added to VDD\_SDIO. For the circuit design, please refer to Figure ESP32-WROVER Schematics, in ESP32-WROVER Datasheet. - When the three digital power supplies are used to drive peripherals, e.g., 3.3 V flash, they should comply with the peripherals' specifications. # 2.4 Strapping Pins There are five strapping pins: - MTDI - GPI00 - GPI02 - MTDO - GPI05 Software can read the values of these five bits from register "GPIO\_STRAPPING". During the chip's system reset release (power-on-reset, RTC watchdog reset and brownout reset), the latches of the strapping pins sample the voltage level as strapping bits of "0" or "1", and hold these bits until the chip is powered down or shut down. The strapping bits configure the device's boot mode, the operating voltage of VDD SDIO and other initial system settings. Each strapping pin is connected to its internal pull-up/pull-down during the chip reset. Consequently, if a strapping pin is unconnected or the connected external circuit is high-impedance, the internal weak pull-up/pull-down will determine the default input level of the strapping pins. To change the strapping bit values, users can apply the external pull-down/pull-up resistances, or use the host MCU's GPIOs to control the voltage level of these pins when powering on the chip. After reset release, the strapping pins work as normal-function pins. Refer to Table 5 for a detailed boot-mode configuration by strapping pins. Table 5: Strapping Pins | Voltage of Internal LDO (VDD_SDIO) | | | | | | | |------------------------------------------------------------------|-----------|--------------|-------------|---------------|-------------|--| | Pin | Default | 3.3 | 3 V | 1.8 V | | | | MTDI | Pull-down | ( | ) | 1 | | | | | | Вс | ooting Mode | | | | | Pin | Default | SPL | Boot | Download Boot | | | | GPI00 | Pull-up | - | 1 | ( | ) | | | GPIO2 | Pull-down | Don't-care 0 | | | ) | | | Enabling/Disabling Debugging Log Print over U0TXD During Booting | | | | | | | | Pin | Default | UOTXD | Active | U0TXD Silent | | | | MTDO | Pull-up | 1 0 | | ) | | | | Timing of SDIO Slave | | | | | | | | | | FE Sampling | FE Sampling | RE Sampling | RE Sampling | | | Pin | Default | FE Output | RE Output | FE Output | RE Output | | | MTDO | Pull-up | 0 | 0 | 1 | 1 | | | GPIO5 | Pull-up | 0 | 1 | 0 | 1 | | #### Note: - FE: falling-edge, RE: rising-edge. - Firmware can configure register bits to change the settings of "Voltage of Internal LDO (VDD\_SDIO)" and "Timing of SDIO Slave", after booting. - For ESP32 chips that contain an embedded flash or PSRAM, users need to note the logic level of MTDI. For example, ESP32-U4WDH contains an embedded flash that operates at 3.3 V, therefore, the MTDI should be low. The illustration below shows the setup and hold times for the strapping pins before and after the CHIP\_PU signal goes high. Details about the parameters are listed in Table 6. Figure 6: Setup and Hold Times for the Strapping Pins Table 6: Parameter Descriptions of Setup and Hold Times for the Strapping Pins | Parameters | Description | Min. | Unit | |----------------|-------------------------------------------------|------|------| | $t_0$ | Setup time before CHIP_PU goes from low to high | 0 | ms | | t <sub>1</sub> | Hold time after CHIP_PU goes high | 1 | ms | # 3 Functional Description This chapter describes the functions integrated in ESP32. ## 3.1 CPU and Memory #### 3.1.1 CPU ESP32 contains one or two low-power Xtensa® 32-bit LX6 microprocessor(s) with the following features: - 7-stage pipeline to support the clock frequency of up to 240 MHz (160 MHz for ESP32-S0WD (NRND)) - 16/24-bit Instruction Set provides high code-density - Support for Floating Point Unit - Support for DSP instructions, such as a 32-bit multiplier, a 32-bit divider, and a 40-bit MAC - Support for 32 interrupt vectors from about 70 interrupt sources The single-/dual-CPU interfaces include: - Xtensa RAM/ROM Interface for instructions and data - Xtensa Local Memory Interface for fast peripheral register access - External and internal interrupt sources - JTAG for debugging For information about the Xtensa® Instruction Set Architecture, please refer to Xtensa® Instruction Set Architecture (ISA) Summary. #### 3.1.2 Internal Memory ESP32's internal memory includes: - 448 KB of ROM for booting and core functions - 520 KB of on-chip SRAM for data and instructions - 8 KB of SRAM in RTC, which is called RTC FAST Memory and can be used for data storage; it is accessed by the main CPU during RTC Boot from the Deep-sleep mode. - 8 KB of SRAM in RTC, which is called RTC SLOW Memory and can be accessed by the ULP coprocessor during the Deep-sleep mode. - 1 Kbit of eFuse: 256 bits are used for the system (MAC address and chip configuration) and the remaining 768 bits are reserved for customer applications, including flash-encryption and chip-ID. - Embedded flash or PSRAM #### Note: Products in the ESP32 series differ from each other, in terms of their support for embedded flash or PSRAM and the size of them. For details, please refer to Section 7 *Part Number and Ordering Information*. #### 3.1.3 External Flash and SRAM ESP32 supports multiple external QSPI flash and SRAM chips. More details can be found in Chapter SPI in the ESP32 Technical Reference Manual. ESP32 also supports hardware encryption/decryption based on AES to protect developers' programs and data in flash. ESP32 can access the external QSPI flash and SRAM through high-speed caches. - Up to 16 MB of external flash can be mapped into CPU instruction memory space and read-only memory space simultaneously. - When external flash is mapped into CPU instruction memory space, up to 11 MB + 248 KB can be mapped at a time. Note that if more than 3 MB + 248 KB are mapped, cache performance will be reduced due to speculative reads by the CPU. - When external flash is mapped into read-only data memory space, up to 4 MB can be mapped at a time. 8-bit, 16-bit and 32-bit reads are supported. - External SRAM can be mapped into CPU data memory space. SRAM up to 8 MB is supported and up to 4 MB can be mapped at a time. 8-bit, 16-bit and 32-bit reads and writes are supported. #### Note: After ESP32 is initialized, firmware can customize the mapping of external SRAM or flash into the CPU address space. ## 3.1.4 Memory Map The structure of address mapping is shown in Figure 7. The memory and peripheral mapping of ESP32 is shown in Table 7. Figure 7: Address Mapping Structure Table 7: Memory and Peripheral Mapping | Category | Target | Start Address | End Address | Size | |------------|------------------|---------------|-------------|--------------| | | Internal ROM 0 | 0x4000_0000 | 0x4005_FFFF | 384 KB | | | Internal ROM 1 | 0x3FF9_0000 | 0x3FF9_FFFF | 64 KB | | | Internal SRAM 0 | 0x4007_0000 | 0x4009_FFFF | 192 KB | | | 105444 | 0x3FFE_0000 | 0x3FFF_FFFF | 100 140 | | Embedded | Internal SRAM 1 | 0x400A_0000 | 0x400B_FFFF | – 128 KB | | Memory | Internal SRAM 2 | 0x3FFA_E000 | 0x3FFD_FFFF | 200 KB | | | DTO FAOT MA | 0x3FF8_0000 | 0x3FF8_1FFF | 0.140 | | | RTC FAST Memory | 0x400C_0000 | 0x400C_1FFF | – 8 KB | | | RTC SLOW Memory | 0x5000_0000 | 0x5000_1FFF | 8 KB | | Estamal | Estamal Flack | 0x3F40_0000 | 0x3F7F_FFFF | 4 MB | | External | External Flash | 0x400C_2000 | 0x40BF_FFFF | 11 MB+248 KB | | Memory | External RAM | 0x3F80_0000 | 0x3FBF_FFFF | 4 MB | | | DPort Register | 0x3FF0_0000 | 0x3FF0_0FFF | 4 KB | | | AES Accelerator | 0x3FF0_1000 | 0x3FF0_1FFF | 4 KB | | | RSA Accelerator | 0x3FF0_2000 | 0x3FF0_2FFF | 4 KB | | | SHA Accelerator | 0x3FF0_3000 | 0x3FF0_3FFF | 4 KB | | | Secure Boot | 0x3FF0_4000 | 0x3FF0_4FFF | 4 KB | | | Cache MMU Table | 0x3FF1_0000 | 0x3FF1_3FFF | 16 KB | | | PID Controller | 0x3FF1_F000 | 0x3FF1_FFFF | 4 KB | | | UART0 | 0x3FF4_0000 | 0x3FF4_0FFF | 4 KB | | | SPI1 | 0x3FF4_2000 | 0x3FF4_2FFF | 4 KB | | | SPI0 | 0x3FF4_3000 | 0x3FF4_3FFF | 4 KB | | | GPIO | 0x3FF4_4000 | 0x3FF4_4FFF | 4 KB | | | RTC | 0x3FF4_8000 | 0x3FF4_8FFF | 4 KB | | | IO MUX | 0x3FF4_9000 | 0x3FF4_9FFF | 4 KB | | | SDIO Slave | 0x3FF4_B000 | 0x3FF4_BFFF | 4 KB | | | UDMA1 | 0x3FF4_C000 | 0x3FF4_CFFF | 4 KB | | Peripheral | 1280 | 0x3FF4_F000 | 0x3FF4_FFFF | 4 KB | | | UART1 | 0x3FF5_0000 | 0x3FF5_0FFF | 4 KB | | | I2C0 | 0x3FF5_3000 | 0x3FF5_3FFF | 4 KB | | | UDMA0 | 0x3FF5_4000 | 0x3FF5_4FFF | 4 KB | | | SDIO Slave | 0x3FF5_5000 | 0x3FF5_5FFF | 4 KB | | | RMT | 0x3FF5_6000 | 0x3FF5_6FFF | 4 KB | | | PCNT | 0x3FF5_7000 | 0x3FF5_7FFF | 4 KB | | | SDIO Slave | 0x3FF5_8000 | 0x3FF5_8FFF | 4 KB | | | LED PWM | 0x3FF5_9000 | 0x3FF5_9FFF | 4 KB | | | eFuse Controller | 0x3FF5_A000 | 0x3FF5_AFFF | 4 KB | | | Flash Encryption | 0x3FF5_B000 | 0x3FF5_BFFF | 4 KB | | | PWM0 | 0x3FF5_E000 | 0x3FF5_EFFF | 4 KB | | | TIMG0 | 0x3FF5_F000 | 0x3FF5_FFFF | 4 KB | | | TIMG1 | 0x3FF6_0000 | 0x3FF6_0FFF | 4 KB | | | SPI2 | 0x3FF6_4000 | 0x3FF6_4FFF | 4 KB | | | SPI3 | 0x3FF6_5000 | 0x3FF6_5FFF | 4 KB | | Category | Target | Start Address | End Address | Size | |------------------|--------|---------------|-------------|------| | | SYSCON | 0x3FF6_6000 | 0x3FF6_6FFF | 4 KB | | | I2C1 | 0x3FF6_7000 | 0x3FF6_7FFF | 4 KB | | | SDMMC | 0x3FF6_8000 | 0x3FF6_8FFF | 4 KB | | | EMAC | 0x3FF6_9000 | 0x3FF6_AFFF | 8 KB | | <br> Peripheral | TWAI | 0x3FF6_B000 | 0x3FF6_BFFF | 4 KB | | renprierai | PWM1 | 0x3FF6_C000 | 0x3FF6_CFFF | 4 KB | | | I2S1 | 0x3FF6_D000 | 0x3FF6_DFFF | 4 KB | | | UART2 | 0x3FF6_E000 | 0x3FF6_EFFF | 4 KB | | | PWM2 | 0x3FF6_F000 | 0x3FF6_FFFF | 4 KB | | | PWM3 | 0x3FF7_0000 | 0x3FF7_0FFF | 4 KB | | | RNG | 0x3FF7_5000 | 0x3FF7_5FFF | 4 KB | ## 3.2 Timers and Watchdogs #### 3.2.1 64-bit Timers There are four general-purpose timers embedded in the chip. They are all 64-bit generic timers which are based on 16-bit prescalers and 64-bit auto-reload-capable up/down-timers. The timers feature: - A 16-bit clock prescaler, from 2 to 65536 - A 64-bit timer - Configurable up/down timer: incrementing or decrementing - Halt and resume of time-base counter - Auto-reload at alarming - Software-controlled instant reload - Level and edge interrupt generation For detailed information, please refer to Chapter <u>Timer Group (TIMG)</u> in *ESP32 Technical Reference Manual*. ## 3.2.2 Watchdog Timers The chip has three watchdog timers: one in each of the two timer modules (called the Main Watchdog Timer, or MWDT) and one in the RTC module (called the RTC Watchdog Timer, or RWDT). These watchdog timers are intended to recover from an unforeseen fault causing the application program to abandon its normal sequence. A watchdog timer has four stages. Each stage may trigger one of three or four possible actions upon the expiry of its programmed time period, unless the watchdog is fed or disabled. The actions are: interrupt, CPU reset, core reset, and system reset. Only the RWDT can trigger the system reset, and is able to reset the entire chip, including the RTC itself. A timeout value can be set for each stage individually. During flash boot the RWDT and the first MWDT start automatically in order to detect, and recover from, booting problems. The watchdogs have the following features: - Four stages, each of which can be configured or disabled separately - A programmable time period for each stage - One of three or four possible actions (interrupt, CPU reset, core reset, and system reset) upon the expiry of each stage - 32-bit expiry counter - Write protection that prevents the RWDT and MWDT configuration from being inadvertently altered - SPI flash boot protection If the boot process from an SPI flash does not complete within a predetermined time period, the watchdog will reboot the entire system. For detailed information, please refer to Chapter Watchdog Timers (WDT) in ESP32 Technical Reference Manual. ## 3.3 System Clocks #### 3.3.1 CPU Clock Upon reset, an external crystal clock source is selected as the default CPU clock. The external crystal clock source also connects to a PLL to generate a high-frequency clock (typically 160 MHz). In addition, ESP32 has an internal 8 MHz oscillator. The application can select the clock source from the external crystal clock source, the PLL clock or the internal 8 MHz oscillator. The selected clock source drives the CPU clock directly, or after division, depending on the application. #### 3.3.2 RTC Clock The RTC clock has five possible sources: - external low-speed (32 kHz) crystal clock - external crystal clock divided by 4 - internal RC oscillator (typically about 150 kHz, and adjustable) - internal 8 MHz oscillator - internal 31.25 kHz clock (derived from the internal 8 MHz oscillator divided by 256) When the chip is in the normal power mode and needs faster CPU accessing, the application can choose the external high-speed crystal clock divided by 4 or the internal 8 MHz oscillator. When the chip operates in the low-power mode, the application chooses the external low-speed (32 kHz) crystal clock, the internal RC clock or the internal 31.25 kHz clock. #### 3.3.3 Audio PLL Clock The audio clock is generated by the ultra-low-noise fractional-N PLL. For detailed information, please refer to Chapter Reset and Clock in ESP32 Technical Reference Manual. #### 3.4 Radio The radio module consists of the following blocks: - 2.4 GHz receiver - 2.4 GHz transmitter - bias and regulators - balun and transmit-receive switch - · clock generator #### 3.4.1 2.4 GHz Receiver The 2.4 GHz receiver demodulates the 2.4 GHz RF signal to quadrature baseband signals and converts them to the digital domain with two high-resolution, high-speed ADCs. To adapt to varying signal channel conditions, RF filters, Automatic Gain Control (AGC), DC offset cancelation circuits and baseband filters are integrated in the chip. #### 3.4.2 2.4 GHz Transmitter The 2.4 GHz transmitter modulates the quadrature baseband signals to the 2.4 GHz RF signal, and drives the antenna with a high-powered Complementary Metal Oxide Semiconductor (CMOS) power amplifier. The use of digital calibration further improves the linearity of the power amplifier, enabling state-of-the-art performance in delivering up to +20.5 dBm of power for an 802.11b transmission and +18 dBm for an 802.11n transmission. Additional calibrations are integrated to cancel any radio imperfections, such as: - · Carrier leakage - I/Q phase matching - Baseband nonlinearities - RF nonlinearities - Antenna matching These built-in calibration routines reduce the amount of time required for product testing, and render the testing equipment unnecessary. #### 3.4.3 Clock Generator The clock generator produces quadrature clock signals of 2.4 GHz for both the receiver and the transmitter. All components of the clock generator are integrated into the chip, including all inductors, varactors, filters, regulators and dividers. The clock generator has built-in calibration and self-test circuits. Quadrature clock phases and phase noise are optimized on-chip with patented calibration algorithms which ensure the best performance of the receiver and the transmitter. #### 3.5 Wi-Fi ESP32 implements a TCP/IP and full 802.11 b/g/n Wi-Fi MAC protocol. It supports the Basic Service Set (BSS) STA and SoftAP operations under the Distributed Control Function (DCF). Power management is handled with minimal host interaction to minimize the active-duty period. #### 3.5.1 Wi-Fi Radio and Baseband The ESP32 Wi-Fi Radio and Baseband support the following features: - 802.11b/g/n - 802.11n MCS0-7 in both 20 MHz and 40 MHz bandwidth - 802.11n MCS32 (RX) - 802.11n 0.4 μs guard-interval - up to 150 Mbps of data rate - Receiving STBC 2×1 - Up to 20.5 dBm of transmitting power - Adjustable transmitting power - Antenna diversity ESP32 supports antenna diversity with an external RF switch. One or more GPIOs control the RF switch and selects the best antenna to minimize the effects of channel fading. #### 3.5.2 Wi-Fi MAC The ESP32 Wi-Fi MAC applies low-level protocol functions automatically. They are as follows: - 4 × virtual Wi-Fi interfaces - Simultaneous Infrastructure BSS Station mode/SoftAP mode/Promiscuous mode - RTS protection, CTS protection, Immediate Block ACK - Defragmentation - TX/RX A-MPDU, RX A-MSDU - TXOP - WMM - CCMP (CBC-MAC, counter mode), TKIP (MIC, RC4), WAPI (SMS4), WEP (RC4) and CRC - Automatic beacon monitoring (hardware TSF) #### 3.6 Bluetooth The chip integrates a Bluetooth link controller and Bluetooth baseband, which carry out the baseband protocols and other low-level link routines, such as modulation/demodulation, packet processing, bit stream processing, frequency hopping, etc. #### 3.6.1 Bluetooth Radio and Baseband The Bluetooth Radio and Baseband support the following features: - Class-1, class-2 and class-3 transmit output powers, and a dynamic control range of up to 21 dB - $\pi/4$ DQPSK and 8 DPSK modulation - High performance in NZIF receiver sensitivity with a minimum sensitivity of -94 dBm - Class-1 operation without external PA - Internal SRAM allows full-speed data-transfer, mixed voice and data, and full piconet operation - · Logic for forward error correction, header error control, access code correlation, CRC, demodulation, encryption bit stream generation, whitening and transmit pulse shaping - ACL, SCO, eSCO, and AFH - $\bullet$ A-law, $\mu$ -law, and CVSD digital audio CODEC in PCM interface - SBC audio CODEC - Power management for low-power applications - SMP with 128-bit AES #### 3.6.2 Bluetooth Interface - Provides UART HCI interface, up to 4 Mbps - Provides SDIO/SPI HCI interface - Provides PCM/I2S audio interface #### 3.6.3 Bluetooth Stack The Bluetooth stack of the chip is compliant with the Bluetooth v4.2 BR/EDR and Bluetooth LE specifications. #### 3.6.4 Bluetooth Link Controller The link controller operates in three major states: standby, connection and sniff. It enables multiple connections, and other operations, such as inquiry, page, and secure simple-pairing, and therefore enables Piconet and Scatternet. Below are the features: - Classic Bluetooth - Device Discovery (inquiry, and inquiry scan) - Connection establishment (page, and page scan) - Multi-connections - Asynchronous data reception and transmission - Synchronous links (SCO/eSCO) - Master/Slave Switch - Adaptive Frequency Hopping and Channel assessment - Broadcast encryption - Authentication and encryption - Secure Simple-Pairing - Multi-point and scatternet management - Sniff mode - Connectionless Slave Broadcast (transmitter and receiver) - Enhanced power control - Ping - Bluetooth Low Energy - Advertising - Scanning - Simultaneous advertising and scanning - Multiple connections - Asynchronous data reception and transmission - Adaptive Frequency Hopping and Channel assessment - Connection parameter update - Data Length Extension - Link Layer Encryption - LE Ping ## 3.7 RTC and Low-Power Management With the use of advanced power-management technologies, ESP32 can switch between different power modes. - Power modes - Active mode: The chip radio is powered on. The chip can receive, transmit, or listen. - Modem-sleep mode: The CPU is operational and the clock is configurable. The Wi-Fi/Bluetooth baseband and radio are disabled. - Light-sleep mode: The CPU is paused. The RTC memory and RTC peripherals, as well as the ULP coprocessor are running. Any wake-up events (MAC, host, RTC timer, or external interrupts) will wake up the chip. - Deep-sleep mode: Only the RTC memory and RTC peripherals are powered on. Wi-Fi and Bluetooth connection data are stored in the RTC memory. The ULP coprocessor is functional. - Hibernation mode: The internal 8 MHz oscillator and ULP coprocessor are disabled. The RTC recovery memory is powered down. Only one RTC timer on the slow clock and certain RTC GPIOs are active. The RTC timer or the RTC GPIOs can wake up the chip from the Hibernation mode. **Table 8: Power Consumption by Power Modes** | Power mode | Description | Power Consumption | | |---------------------|---------------------------|-----------------------|--| | | Wi-Fi Tx packet | Please refer to | | | Active (RF working) | Wi-Fi/BT Tx packet | Table 17 for details. | | | | Wi-Fi/BT Rx and listening | Table 17 IOI details. | | | Power mode | Description | | | Power Consumption | |--------------|-------------------------------------------------------|-------------------------|---------------------|-------------------| | | | *<br>240 MHz | Dual-core chip(s) | 30 mA ~ 68 mA | | | The CPU is powered on. | 240 IVII IZ | Single-core chip(s) | N/A | | Modem-sleep | | *<br>160 MHz | Dual-core chip(s) | 27 mA ~ 44 mA | | Modern-Sieep | | 100 1011 12 | Single-core chip(s) | 27 mA ~ 34 mA | | | | Normal speed: 80 MHz | Dual-core chip(s) | 20 mA ~ 31 mA | | | | Normai speed. 00 Williz | Single-core chip(s) | 20 mA ~ 25 mA | | Light-sleep | - | | | 0.8 mA | | | The ULP coprocessor is powered on. | | | 150 μΑ | | Deep-sleep | ULP sensor-monitored pattern | | | 100 μA @1% duty | | | RTC timer + RTC memory | | | 10 μΑ | | Hibernation | RTC timer only | | | 5 μΑ | | Power off | CHIP_PU is set to low level, the chip is powered off. | | | 1 μΑ | #### Note: - \* Among the ESP32 series of SoCs, ESP32-D0WD-V3, ESP32-D0WDR2-V3, ESP32-U4WDH, ESP32-D0WD (NRND), ESP32-D0WDQ6 (NRND), and ESP32-D0WDQ6-V3 (NRND) have a maximum CPU frequency of 240 MHz, ESP32-S0WD (NRND) has a maximum CPU frequency of 160 MHz. - When Wi-Fi is enabled, the chip switches between Active and Modem-sleep modes. Therefore, power consumption changes accordingly. - In Modem-sleep mode, the CPU frequency changes automatically. The frequency depends on the CPU load and the peripherals used. - During Deep-sleep, when the ULP coprocessor is powered on, peripherals such as GPIO and RTC I2C are able to operate. - When the system works in the ULP sensor-monitored pattern, the ULP coprocessor works with the ULP sensor periodically and the ADC works with a duty cycle of 1%, so the power consumption is 100 $\mu$ A. # 4 Peripherals and Sensors ## 4.1 Descriptions of Peripherals and Sensors ## 4.1.1 General Purpose Input/Output Interface (GPIO) ESP32 has 34 GPIO pins which can be assigned various functions by programming the appropriate registers. There are several kinds of GPIOs: digital-only, analog-enabled, capacitive-touch-enabled, etc. Analog-enabled GPIOs and Capacitive-touch-enabled GPIOs can be configured as digital GPIOs. Most of the digital GPIOs can be configured as internal pull-up or pull-down, or set to high impedance. When configured as an input, the input value can be read through the register. The input can also be set to edge-trigger or level-trigger to generate CPU interrupts. Most of the digital IO pins are bi-directional, non-inverting and tristate, including input and output buffers with tristate control. These pins can be multiplexed with other functions, such as the SDIO, UART, SPI, etc. (More details can be found in the Appendix, Table IO\_MUX.) For low-power operations, the GPIOs can be set to hold their states. For more information, please refer to Chapter IO MUX and GPIO Matrix (GPIO, IO MUX) in ESP32 Technical Reference Manual. ### 4.1.2 Analog-to-Digital Converter (ADC) ESP32 integrates two 12-bit SAR ADCs and supports measurements on 18 channels (analog-enabled pins). The ULP coprocessor in ESP32 is also designed to measure voltage, while operating in the sleep mode, which enables low-power consumption. The CPU can be woken up by a threshold setting and/or via other triggers. With appropriate settings, the ADCs can be configured to measure voltage on 18 pins maximum. Table 9 describes the ADC characteristics. **Parameter** Description Min Max Unit RTC controller; ADC connected to an DNL (Differential nonlinearity) -7 7 LSB external 100 nF capacitor; DC signal input; ambient temperature at 25 °C; INL (Integral nonlinearity) -12 12 LSB Wi-Fi&Bluetooth off RTC controller 200 ksps Sampling rate DIG controller Msps Table 9: ADC Characteristics #### Notes: - When atten = 3 and the measurement result is above 3000 (voltage at approx. 2450 mV), the ADC accuracy will be worse than described in the table above. - To get better DNL results, users can take multiple sampling tests with a filter, or calculate the average value. - The input voltage range of GPIO pins within VDD3P3\_RTC domain should strictly follow the DC characteristics provided in Table 15. Otherwise, measurement errors may be introduced, and chip performance may be affected. By default, there are ±6% differences in measured results between chips. ESP-IDF provides couple of calibration methods for ADC1. Results after calibration using eFuse Vref value are shown in Table 10. For higher accuracy, users may apply other calibration methods provided in ESP-IDF, or implement their own. Table 10: ADC Calibration Results | Parameter | Description | Min | Max | Unit | |-------------|--------------------------------------------------------------|-----|-----|------| | Total error | Atten = 0, effective measurement range of 100 $\sim$ 950 mV | -23 | 23 | mV | | | Atten = 1, effective measurement range of 100 $\sim$ 1250 mV | -30 | 30 | mV | | | Atten = 2, effective measurement range of 150 $\sim$ 1750 mV | -40 | 40 | mV | | | Atten = 3, effective measurement range of 150 $\sim$ 2450 mV | -60 | 60 | mV | For more information, please refer to Chapter On-Chip Sensors and Analog Signal Processing in ESP32 Technical Reference Manual. ## 4.1.3 Digital-to-Analog Converter (DAC) Two 8-bit DAC channels can be used to convert two digital signals into two analog voltage signal outputs. The design structure is composed of integrated resistor strings and a buffer. This dual DAC supports power supply as input voltage reference. The two DAC channels can also support independent conversions. For more information, please refer to Chapter On-Chip Sensors and Analog Signal Processing in ESP32 Technical Reference Manual. ## 4.1.4 Touch Sensor ESP32 has 10 capacitive-sensing GPIOs, which detect variations induced by touching or approaching the GPIOs with a finger or other objects. The low-noise nature of the design and the high sensitivity of the circuit allow relatively small pads to be used. Arrays of pads can also be used, so that a larger area or more points can be detected. The 10 capacitive-sensing GPIOs are listed in Table 11. Table 11: Capacitive-Sensing GPIOs Available on ESP32 | Capacitive-Sensing Signal Name | Pin Name | |--------------------------------|----------| | ТО | GPIO4 | | T1 | GPI00 | | T2 | GPIO2 | | T3 | MTDO | | T4 | MTCK | | T5 | MTDI | | T6 | MTMS | | T7 | GPIO27 | | T8 | 32K_XN | | T9 | 32K_XP | For more information, please refer to Chapter On-Chip Sensors and Analog Signal Processing in ESP32 Technical Reference Manual. #### Note: ESP32 Touch Sensor has not passed the Conducted Susceptibility (CS) test for now, and thus has limited application scenarios. #### 4.1.5 Ultra-Low-Power (ULP) Coprocessor The ULP coprocessor and RTC memory remain powered on during the Deep-sleep mode. Hence, the developer can store a program for the ULP coprocessor in the RTC slow memory to access the peripheral devices, internal timers and internal sensors during the Deep-sleep mode. This is useful for designing applications where the CPU needs to be woken up by an external event, or a timer, or a combination of the two, while maintaining minimal power consumption. For more information, please refer to Chapter ULP Coprocessor (ULP) in ESP32 Technical Reference Manual. #### **Ethernet MAC Interface** 4.1.6 An IEEE-802.3-2008-compliant Media Access Controller (MAC) is provided for Ethernet LAN communications. ESP32 requires an external physical interface device (PHY) to connect to the physical LAN bus (twisted-pair, fiber, etc.). The PHY is connected to ESP32 through 17 signals of MII or nine signals of RMII. The following features are supported on the Ethernet MAC (EMAC) interface: - 10 Mbps and 100 Mbps rates - Dedicated DMA controller allowing high-speed transfer between the dedicated SRAM and Ethernet MAC - Tagged MAC frame (VLAN support) - Half-duplex (CSMA/CD) and full-duplex operation - MAC control sublayer (control frames) - · 32-bit CRC generation and removal - Several address-filtering modes for physical and multicast address (multicast and group addresses) - 32-bit status code for each transmitted or received frame - Internal FIFOs to buffer transmit and receive frames. The transmit FIFO and the receive FIFO are both 512 words (32-bit) - Hardware PTP (Precision Time Protocol) in accordance with IEEE 1588 2008 (PTP V2) - 25 MHz/50 MHz clock output For more information, please refer to Chapter Ethernet Media Access Controller (MAC) in ESP32 Technical Reference Manual. #### SD/SDIO/MMC Host Controller An SD/SDIO/MMC host controller is available on ESP32, which supports the following features: - Secure Digital memory (SD mem Version 3.0 and Version 3.01) - Secure Digital I/O (SDIO Version 3.0) - Consumer Electronics Advanced Transport Architecture (CE-ATA Version 1.1) - Multimedia Cards (MMC Version 4.41, eMMC Version 4.5 and Version 4.51) The controller allows up to 80 MHz clock output in three different data-bus modes: 1-bit, 4-bit, and 8-bit. It supports two SD/SDIO/MMC4.41 cards in a 4-bit data-bus mode. It also supports one SD card operating at 1.8 For more information, please refer to Chapter SD/MMC Host Controller in ESP32 Technical Reference Manual. #### SDIO/SPI Slave Controller 4.1.8 ESP32 integrates an SD device interface that conforms to the industry-standard SDIO Card Specification Version 2.0, and allows a host controller to access the SoC, using the SDIO bus interface and protocol. ESP32 acts as the slave on the SDIO bus. The host can access the SDIO-interface registers directly and can access shared memory via a DMA engine, thus maximizing performance without engaging the processor cores. The SDIO/SPI slave controller supports the following features: - SPI, 1-bit SDIO, and 4-bit SDIO transfer modes over the full clock range from 0 to 50 MHz - Configurable sampling and driving clock edge - Special registers for direct access by host - · Interrupts to host for initiating data transfer - Automatic loading of SDIO bus data and automatic discarding of padding data - Block size of up to 512 bytes - · Interrupt vectors between the host and the slave, allowing both to interrupt each other - Supports DMA for data transfer For more information, please refer to Chapter SDIO Slave Controller in ESP32 Technical Reference Manual. #### 4.1.9 Universal Asynchronous Receiver Transmitter (UART) ESP32 has three UART interfaces, i.e., UART0, UART1, and UART2, which provide asynchronous communication (RS232 and RS485) and IrDA support, communicating at a speed of up to 5 Mbps. UART provides hardware management of the CTS and RTS signals and software flow control (XON and XOFF). All of the interfaces can be accessed by the DMA controller or directly by the CPU. For more information, please refer to Chapter UART Controller (UART) in ESP32 Technical Reference Manual. #### 4.1.10 **I2C Interface** ESP32 has two I2C bus interfaces which can serve as I2C master or slave, depending on the user's configuration. The I2C interfaces support: - Standard mode (100 Kbit/s) - Fast mode (400 Kbit/s) - Up to 5 MHz, yet constrained by SDA pull-up strength - 7-bit/10-bit addressing mode - Dual addressing mode Users can program command registers to control I2C interfaces, so that they have more flexibility. For more information, please refer to Chapter I2C Controller (I2C) in ESP32 Technical Reference Manual. ### 4.1.11 I2S Interface Two standard I2S interfaces are available in ESP32. They can be operated in master or slave mode, in full duplex and half-duplex communication modes, and can be configured to operate with an 8-/16-/32-/48-/64-bit resolution as input or output channels. BCK clock frequency, from 10 kHz up to 40 MHz, is supported. When one or both of the I2S interfaces are configured in the master mode, the master clock can be output to the external DAC/CODEC. Both of the I2S interfaces have dedicated DMA controllers. PDM and BT PCM interfaces are supported. For more information, please refer to Chapter I2S Controller (I2S) in ESP32 Technical Reference Manual. ## 4.1.12 Infrared Remote Controller (RMT) The infrared remote controller supports eight channels of infrared remote transmission and receiving. By programming the pulse waveform, it supports various infrared protocols. Eight channels share a 512 x 32-bit block of memory to store the transmitting or receiving waveform. For more information, please refer to Chapter Remote Control Peripheral (RMT) in ESP32 Technical Reference Manual. ### 4.1.13 Pulse Counter (PCNT) The pulse counter captures pulse and counts pulse edges through seven modes. It has eight channels, each of which captures four signals at a time. The four input signals include two pulse signals and two control signals. When the counter reaches a defined threshold, an interrupt is generated. For more information, please refer to Chapter <u>Pulse Count Controller (PCNT)</u> in *ESP32 Technical Reference Manual*. ### 4.1.14 Pulse Width Modulation (PWM) The Pulse Width Modulation (PWM) controller can be used for driving digital motors and smart lights. The controller consists of PWM timers, the PWM operator and a dedicated capture sub-module. Each timer provides timing in synchronous or independent form, and each PWM operator generates a waveform for one PWM channel. The dedicated capture sub-module can accurately capture events with external timing. For more information, please refer to Chapter Motor Control PWM (PWM) in ESP32 Technical Reference Manual. ### 4.1.15 LED PWM The LED PWM controller can generate 16 independent channels of digital waveforms with configurable periods and duties. The 16 channels of digital waveforms operate with an APB clock of 80 MHz. Eight of these channels have the option of using the 8 MHz oscillator clock. Each channel can select a 20-bit timer with configurable counting range, while its accuracy of duty can be up to 16 bits within a 1 ms period. The software can change the duty immediately. Moreover, each channel automatically supports step-by-step duty increase or decrease, which is useful for the LED RGB color-gradient generator. For more information, please refer to Chapter LED PWM Controller (LEDC) in ESP32 Technical Reference Manual. #### 4.1.16 Serial Peripheral Interface (SPI) ESP32 features three SPIs (SPI, HSPI and VSPI) in slave and master modes in 1-line full-duplex and 1/2/4-line half-duplex communication modes. These SPIs also support the following general-purpose SPI features: - Four modes of SPI transfer format, which depend on the polarity (CPOL) and the phase (CPHA) of the SPI clock - Up to 80 MHz (The actual speed it can reach depends on the selected pads, PCB tracing, peripheral characteristics, etc.) - up to 64-byte FIFO All SPIs can also be connected to the external flash/SRAM and LCD. Each SPI can be served by DMA controllers. For more information, please refer to Chapter SPI Controller (SPI) in ESP32 Technical Reference Manual. ### 4.1.17 TWAI Controller ESP32 family has a TWAI® controller with the following features: - compatible with ISO 11898-1 protocol (CAN Specification 2.0) - standard frame format (11-bit ID) and extended frame format (29-bit ID) - bit rates: - from 25 Kbit/s to 1 Mbit/s in chip revision v0.0/v1.0/v1.1 - from 12.5 Kbit/s to 1 Mbit/s in chip revision v3.0/v3.1 - multiple modes of operation: Normal, Listen Only, and Self-Test - 64-byte receive FIFO - special transmissions: single-shot transmissions and self reception - acceptance filter (single and dual filter modes) - · error detection and handling: error counters, configurable error interrupt threshold, error code capture, arbitration lost capture For more information, please refer to Chapter Two-wire Automotive Interface (TWAI) in ESP32 Technical Reference Manual. ### 4.1.18 Accelerator ESP32 is equipped with hardware accelerators of general algorithms, such as AES (FIPS PUB 197), SHA (FIPS PUB 180-4), RSA, and ECC, which support independent arithmetic, such as Big Integer Multiplication and Big Integer Modular Multiplication. The maximum operation length for RSA, ECC, Big Integer Multiply and Big Integer Modular Multiplication is 4096 bits. The hardware accelerators greatly improve operation speed and reduce software complexity. They also support code encryption and dynamic decryption, which ensures that code in the flash will not be hacked. ### **Peripheral Pin Configurations** 4.2 Table 12: Peripheral Pin Configurations | Interface | Signal | Pin | Function | | | |--------------|----------|-------------|-----------------------------|--|--| | | ADC1_CH0 | SENSOR_VP | | | | | | ADC1_CH1 | SENSOR_CAPP | | | | | | ADC1_CH2 | SENSOR_CAPN | | | | | | ADC1_CH3 | SENSOR_VN | | | | | | ADC1_CH4 | 32K_XP | | | | | | ADC1_CH5 | 32K_XN | | | | | | ADC1_CH6 | VDET_1 | | | | | | ADC1_CH7 | VDET_2 | | | | | ADC | ADC2_CH0 | GPIO4 | Two 12-bit SAR ADCs | | | | ADO | ADC2_CH1 | GPIO0 | TWO 12-BIL GALLADOS | | | | | ADC2_CH2 | GPIO2 | | | | | | ADC2_CH3 | MTDO | | | | | | ADC2_CH4 | MTCK | | | | | | ADC2_CH5 | MTDI | | | | | | ADC2_CH6 | MTMS | | | | | | ADC2_CH7 | GPIO27 | | | | | | ADC2_CH8 | GPIO25 | | | | | | ADC2_CH9 | GPIO26 | | | | | DAC | DAC_1 | GPIO25 | Two 8-bit DACs | | | | DAO | DAC_2 | GPIO26 | IWO 0-DIL DAGS | | | | | TOUCH0 | GPIO4 | | | | | | TOUCH1 | GPIO0 | | | | | | TOUCH2 | GPIO2 | | | | | | TOUCH3 | MTDO | | | | | Touch Sensor | TOUCH4 | MTCK | Capacitive touch sensors | | | | Touch Sensor | TOUCH5 | MTDI | Capacitive touch sensors | | | | | TOUCH6 | MTMS | | | | | | TOUCH7 | GPIO27 | | | | | | TOUCH8 | 32K_XN | | | | | | TOUCH9 | 32K_XP | | | | | | MTDI | MTDI | | | | | JTAG | MTCK | MTCK | ITAG for software debugging | | | | JIAG | | • | JTAG for software debugging | | | | Interface | Signal | Pin | Function | |-----------|--------|------|----------| | | MTMS | MTMS | | | | MTDO | MTDO | | | Interface | Signal | Pin | Function | | | |----------------------|--------------------|-----------------|-------------------------------------------|--|--| | | HS2_CLK | MTMS | | | | | | HS2_CMD | MTDO | | | | | SD/SDIO/MMC Host | HS2_DATA0 | GPIO2 | | | | | Controller | HS2_DATA1 | GPIO4 | Supports SD memory card V3.01 standard | | | | | HS2_DATA2 | MTDI | | | | | | HS2_DATA3 | MTCK | | | | | | PWM0_OUT0~2 | | | | | | | PWM1_OUT_IN0~2 | | T | | | | | PWM0_FLT_IN0~2 | | Three channels of 16-bit timers generate | | | | N 4 = + = D\ A / \ A | PWM1_FLT_IN0~2 | A ODIO Di | PWM waveforms. Each channel has a pair | | | | Motor PWM | PWM0_CAP_IN0~2 | Any GPIO Pins | of output signals, three fault detection | | | | | PWM1_CAP_IN0~2 | | signals, three event-capture signals, and | | | | | PWM0_SYNC_IN0~2 | | three sync signals. | | | | | PWM1_SYNC_IN0~2 | | | | | | | SD_CLK | MTMS | | | | | | SD_CMD | MTDO | | | | | SDIO/SPI Slave | SD_DATA0 | GPIO2 | SDIO interface that conforms to the | | | | Controller | SD_DATA1 | GPIO4 | industry standard SDIO 2.0 card | | | | | SD_DATA2 | MTDI | specification | | | | | SD_DATA3 | MTCK | | | | | | U0RXD_in | | | | | | | U0CTS_in | | | | | | | U0DSR_in | | | | | | | U0TXD_out | | | | | | | U0RTS_out | | | | | | | U0DTR_out | | | | | | LIADT | U1RXD_in | Any CDIO Dina | Three UART devices with hardware | | | | UART | U1CTS_in | - Any GPIO Pins | flow-control and DMA | | | | | U1TXD_out | | | | | | | U1RTS_out | | | | | | | U2RXD_in | | | | | | | U2CTS_in | | | | | | | U2TXD_out | | | | | | | U2RTS_out | | | | | | | I2CEXT0_SCL_in | | | | | | | I2CEXT0_SDA_in | | | | | | | I2CEXT1_SCL_in | | | | | | 100 | I2CEXT1_SDA_in | Any CDIO Dina | Tue 100 de vises in eleve en mesteu mede | | | | I2C | I2CEXT0_SCL_out | Any GPIO Pins | Two I2C devices in slave or master mode | | | | | I2CEXT0_SDA_out | | | | | | | I2CEXT1_SCL_out | | | | | | | I2CEXT1_SDA_out | | | | | | | ledc_hs_sig_out0~7 | Any ODIO Dire | 16 independent channels @80 MHz | | | | LED PWM | ledc_ls_sig_out0~7 | Any GPIO Pins | clock/RTC CLK. Duty accuracy: 16 bits. | | | | Interface | Signal | Pin | Function | |------------------------|--------------------|----------------------|-----------------------------------------------------| | | I2S0I_DATA_in0~15 | | | | | I2S0O_BCK_in | | | | | I2S0O_WS_in | | | | | I2S0I_BCK_in | | | | | 12S0I_WS_in | | | | | I2S0I_H_SYNC | | | | | I2S0I_V_SYNC | | | | | I2S0I_H_ENABLE | | | | | I2S0O_BCK_out | | | | | I2S0O_WS_out | | Stereo input and output from/to the audio | | | I2S0I_BCK_out | | codec; parallel LCD data output; parallel | | I2S | I2S0I_WS_out | | camera data input. | | | I2S0O_DATA_out0~23 | Any GPIO Pins | Carriera data iriput. | | 120 | I2S1I_DATA_in0~15 | Any an lornis | | | | I2S1O_BCK_in | | Note: I2S0_CLK and I2S1_CLK can only | | | I2S1O_WS_in | | be mapped to GPIO0, U0RXD (GPIO3), or | | | I2S1I_BCK_in | | U0TXD (GPIO1) via IO MUX by selecting | | | I2S1I_WS_in | | GPIO functions CLK_OUT1, CLK_OUT2, | | | I2S1I_H_SYNC | | and CLK_OUT3. For more information, see | | | I2S1I_V_SYNC | | Table 4-3. IO MUX Pad Summary in | | | I2S1I_H_ENABLE | | ESP32 Technical Reference Manual. | | | I2S1O_BCK_out | | | | | I2S1O_WS_out | | | | | I2S1I_BCK_out | | | | | I2S1I_WS_out | | | | | I2S1O_DATA_out0~23 | | | | | I2S0_CLK | GPIO0, U0RXD, | | | | I2S1_CLK | or U0TXD | | | RMT | RMT_SIG_IN0~7 | Any GPIO Pins | Eight channels for an IR transmitter and | | 1 11 11 1 | RMT_SIG_OUT0~7 | 7 trly Cir IC 1 IIIO | receiver of various waveforms | | | HSPIQ_in/_out | | Standard SPI consists of clock, | | | HSPID_in/_out | | chip-select, MOSI and MISO. These SPIs | | | HSPICLK_in/_out | | can be connected to LCD and other | | | HSPI_CS0_in/_out | | external devices. They support the | | | HSPI_CS1_out | | following features: | | General Purpose<br>SPI | HSPI_CS2_out | Any GPIO Pins | Both master and slave modes; | | | VSPIQ_in/_out | 7 any CiriC 1 1113 | Four sub-modes of the SPI transfer | | | VSPID_in/_out | | format; | | | VSPICLK_in/_out | | Configurable SPI frequency; | | | VSPI_CS0_in/_out | | <ul> <li>Up to 64 bytes of FIFO and DMA.</li> </ul> | | | VSPI_CS1_out | | - Op to 04 bytes of till 0 and bivin. | | | VSPI_CS2_out | | | | Interface | Signal | Pin | Function | |---------------|------------------|---------------|----------------------------------------------------------------------------| | | SPIHD | SD_DATA_2 | | | | SPIWP | SD_DATA_3 | | | | SPICS0 | SD_CMD | | | | SPICLK | SD_CLK | | | | SPIQ | SD_DATA_0 | | | | SPID | SD_DATA_1 | | | | HSPICLK | MTMS | | | | HSPICS0 | MTDO | Supports Standard SDL Dual SDL and | | Parallel QSPI | HSPIQ | MTDI | Supports Standard SPI, Dual SPI, and Quad SPI that can be connected to the | | Parallel QSPI | HSPID | MTCK | | | | HSPIHD | GPIO4 | external flash and SRAM | | | HSPIWP | GPIO2 | | | | VSPICLK | GPIO18 | | | | VSPICS0 | GPIO5 | | | | VSPIQ | GPIO19 | | | | VSPID | GPIO23 | | | | VSPIHD | GPIO21 | | | | VSPIWP | GPIO22 | | | | EMAC_TX_CLK | GPIO0 | | | | EMAC_RX_CLK | GPIO5 | | | | EMAC_TX_EN | GPIO21 | | | | EMAC_TXD0 | GPIO19 | | | | EMAC_TXD1 | GPIO22 | | | | EMAC_TXD2 | MTMS | | | | EMAC_TXD3 | MTDI | | | | EMAC_RX_ER | MTCK | | | | EMAC_RX_DV | GPIO27 | | | | EMAC_RXD0 | GPIO25 | | | EMAC | EMAC_RXD1 | GPIO26 | Ethernet MAC with MII/RMII interface | | | EMAC_RXD2 | U0TXD | | | | EMAC_RXD3 | MTDO | | | | EMAC_CLK_OUT | GPIO16 | | | | EMAC_CLK_OUT_180 | GPIO17 | | | | EMAC_TX_ER | GPIO4 | | | | EMAC_MDC_out | Any GPIO Pins | | | | EMAC_MDI_in | Any GPIO Pins | | | | EMAC_MDO_out | Any GPIO Pins | | | | EMAC_CRS_out | Any GPIO Pins | | | | EMAC_COL_out | Any GPIO Pins | | | Interface | Signal | Pin | Function | | | | |---------------|-------------------|---------------|-----------------------------------------|--|--|--| | | pcnt_sig_ch0_in0 | | | | | | | | pcnt_sig_ch1_in0 | | | | | | | | pcnt_ctrl_ch0_in0 | | | | | | | | pcnt_ctrl_ch1_in0 | | | | | | | | pcnt_sig_ch0_in1 | | | | | | | | pcnt_sig_ch1_in1 | | | | | | | | pcnt_ctrl_ch0_in1 | | | | | | | | pcnt_ctrl_ch1_in1 | | | | | | | | pcnt_sig_ch0_in2 | | | | | | | | pcnt_sig_ch1_in2 | | | | | | | | pcnt_ctrl_ch0_in2 | | | | | | | | pcnt_ctrl_ch1_in2 | | | | | | | | pcnt_sig_ch0_in3 | | | | | | | Pulse Counter | pcnt_sig_ch1_in3 | | | | | | | | pcnt_ctrl_ch0_in3 | | Operating in seven different modes, the | | | | | | pcnt_ctrl_ch1_in3 | Any GPIO Pins | pulse counter captures pulse and counts | | | | | | pcnt_sig_ch0_in4 | | pulse edges. | | | | | | pcnt_sig_ch1_in4 | | puise euges. | | | | | | pcnt_ctrl_ch0_in4 | | | | | | | | pcnt_ctrl_ch1_in4 | | | | | | | | pcnt_sig_ch0_in5 | | | | | | | | pcnt_sig_ch1_in5 | | | | | | | | pcnt_ctrl_ch0_in5 | | | | | | | | pcnt_ctrl_ch1_in5 | | | | | | | | pcnt_sig_ch0_in6 | | | | | | | | pcnt_sig_ch1_in6 | | | | | | | | pcnt_ctrl_ch0_in6 | | | | | | | | pcnt_ctrl_ch1_in6 | | | | | | | | pcnt_sig_ch0_in7 | | | | | | | | pcnt_sig_ch1_in7 | | | | | | | | pcnt_ctrl_ch0_in7 | | | | | | | | pcnt_ctrl_ch1_in7 | | | | | | | | twai_rx | | | | | | | TWAI | twai_tx | Any GPIO Pins | Compatible with ISO 11898-1 protocol | | | | | 1 4 4 7 1 | twai_bus_off_on | | (CAN Specification 2.0) | | | | | | twai_clkout | | | | | | # **Electrical Characteristics** #### 5.1 **Absolute Maximum Ratings** Stresses beyond the absolute maximum ratings listed in the table below may cause permanent damage to the device. These are stress ratings only, and do not refer to the functional operation of the device that should follow the recommended operating conditions. Table 13: Absolute Maximum Ratings | Symbol | Parameter | Min | Max | Unit | |---------------------------|------------------------------------------|------|------|----------| | VDDA, VDD3P3, VDD3P3_RTC, | Voltage applied to power supply pins per | -0.3 | 3.6 | \/ | | VDD3P3_CPU, VDD_SDIO | power domain | -0.5 | 3.0 | <b>v</b> | | l <sub>output</sub> * | Cumulative IO output current | - | 1200 | mA | | $T_{store}$ | Storage temperature | -40 | 150 | °C | <sup>\*</sup> The chip worked properly after a 24-hour test in ambient temperature at 25 °C, and the IOs in three domains (VDD3P3\_RTC, VDD3P3\_CPU, VDD\_SDIO) output high logic level to ground. #### **Recommended Operating Conditions** 5.2 **Table 14: Recommended Operating Conditions** | Symbol | Parameter | Min | Тур | Max | Unit | |---------------------------------------------|--------------------------------------|---------------------------|-----|-----|------| | VDDA, VDD3P3_RTC, <sup>note 1</sup> VDD3P3, | Voltage applied to power supply pins | 2.3/3.0 <sup>note 3</sup> | 3.3 | 3.6 | \/ | | VDD_SDIO (3.3 V mode) <sup>note 2</sup> | per power domain | 2.3/3.0 | 3.3 | 3.0 | V | | VDD3P3_CPU | Voltage applied to power supply pin | 1.8 | 3.3 | 3.6 | V | | | Current delivered by external power | 0.5 | | | Α | | | supply | 0.5 | _ | - | A | | T note 4 | Operating temperature | -40 | - | 125 | °C | - 1. When writing eFuse, VDD3P3\_RTC should be at least 3.3 V. - VDD\_SDIO works as the power supply for the related IO, and also for an external device. Please refer to the Appendix IO\_MUX of this datasheet for more details. - VDD\_SDIO can be sourced internally by the ESP32 from the VDD3P3\_RTC power domain: - When VDD\_SDIO operates at 3.3 V, it is driven directly by VDD3P3\_RTC through a 6 $\Omega$ resistor, therefore, there will be some voltage drop from VDD3P3\_RTC. - When VDD\_SDIO operates at 1.8 V, it can be generated from ESP32's internal LDO. The maximum current this LDO can offer is 40 mA, and the output voltage range is 1.65 V ~ 2.0 V. - VDD\_SDIO can also be driven by an external power supply. - Please refer to Power Scheme, section 2.3, for more information. - 3. Chips with a 3.3 V flash or PSRAM embedded: this minimum voltage is 3.0 V; - Chips with no flash or PSRAM embedded: this minimum voltage is 2.3 V; - For more information, see Table 25 ESP32 Ordering Information. - The operating temperature of ESP32-U4WDH ranges from -40 °C to 105 °C, due to the flash embedded in it. - The operating temperature of ESP32-D0WDR2-V3 ranges from -40 °C to 85 °C, due to the PSRAM embedded in - The other chips in this series have no embedded flash or PSRAM, so their range of operating temperatures is -40 °C ~ 125 °C. ### DC Characteristics (3.3 V, 25 °C) 5.3 Table 15: DC Characteristics (3.3 V, 25 °C) | Symbol | Paramet | Min | Тур | Max | Unit | | |----------------|----------------------------------------------------------------------------------------------------------|-----------------------------------------|----------------------|-----|-----------------------|----| | $C_{IN}$ | Pin capacitance | | - | 2 | - | рF | | $V_{IH}$ | High-level input voltage | High-level input voltage | | - | VDD <sup>1</sup> +0.3 | V | | $V_{IL}$ | Low-level input voltage | | -0.3 | - | 0.25×VDD <sup>1</sup> | V | | $ I_{IH} $ | High-level input current | | - | - | 50 | nA | | <sub>IL</sub> | Low-level input current | | - | - | 50 | nA | | $V_{OH}$ | High-level output voltage | | 0.8×VDD <sup>1</sup> | - | - | V | | $V_{OL}$ | Low-level output voltage | | - | - | 0.1×VDD <sup>1</sup> | V | | | High-level source current (VDD <sup>1</sup> = 3.3 V, | VDD3P3_CPU power domain <sup>1, 2</sup> | - | 40 | - | mA | | $ _{OH}$ | . | VDD3P3_RTC power domain <sup>1, 2</sup> | - | 40 | - | mA | | | | VDD_SDIO power domain <sup>1, 3</sup> | - | 20 | - | mA | | $I_{OL}$ | Low-level sink current (VDD $^1$ = 3.3 V, V $_{OL}$ = 0.495 V, output drive strength set to the maximum) | | - | 28 | - | mA | | $R_{PU}$ | Resistance of internal pull-up resistor | | - | 45 | - | kΩ | | $R_{PD}$ | Resistance of internal pull-c | lown resistor | - | 45 | - | kΩ | | $V_{IL\_nRST}$ | Low-level input voltage of C to power off the chip | HIP_PU | - | - | 0.6 | V | ### Notes: - 1. Please see Table IO\_MUX for IO's power domain. VDD is the I/O voltage for a particular power domain of pins. - 2. For VDD3P3\_CPU and VDD3P3\_RTC power domain, per-pin current sourced in the same domain is gradually reduced from around 40 mA to around 29 mA, $V_{OH}>=2.64$ V, as the number of current-source pins increases. - 3. For VDD\_SDIO power domain, per-pin current sourced in the same domain is gradually reduced from around 30 mA to around 10 mA, $V_{OH}>=2.64$ V, as the number of current-source pins increases. # **Reliability Qualifications** ESP32 chip series passed all reliability qualifications listed in Table 16. Table 16: Reliability Qualifications | Test Item | Test Condition | Test Standard | | |------------------------|-------------------------------------------------------|---------------|--| | HTOL (High Temperature | 125 °C, 1000 hours | JESD22-A108 | | | Operating Life) | 125 O, 1000 flours | 3L3D22-A100 | | | ESD (Electro-Static | HBM (Human Body Mode) <sup>1</sup> ± 2000 V | JESD22-A114 | | | Discharge Sensitivity) | CDM (Charge Device Mode) <sup>2</sup> ± 500 V | JESD22-C101F | | | Latch up | Current trigger ± 200 mA | - JESD78 | | | Laterrup | Voltage trigger 1.5 × VDD $_{max}$ | | | | | Bake 24 hours @125 °C | J-STD-020, | | | Preconditioning | Moisture soak (level 3: 192 hours @30 °C, 60% RH) | JESD47, | | | | IR reflow solder: 260 + 0 °C, 20 seconds, three times | JESD22-A113 | | | Test Item | Test Condition | Test Standard | |-----------------------------|-----------------------------|---------------| | TCT (Temperature Cycling | _65 °C / 150 °C, 500 cycles | JESD22-A104 | | Test) | -03 07 130 0, 300 cycles | JLJD22-A104 | | Autoclave Test | 121 °C, 100% RH, 96 hours | JESD22-A102 | | uHAST (Highly Acceler- | 130 °C, 85% RH, 96 hours | JESD22-A118 | | ated Stress Test, unbiased) | 130 O, 03/6 HH, 90 HOURS | JL3D22-A110 | | HTSL (High Temperature | 150 °C, 1000 hours | JESD22-A103 | | Storage Life) | 130 0, 1000 110015 | JL3D22-A103 | - 1. JEDEC document JEP155 states that 500 V HBM allows safe manufacturing with a standard ESD control process. - 2. JEDEC document JEP157 states that 250 V CDM allows safe manufacturing with a standard ESD control process. ### **RF Power-Consumption Specifications** 5.5 The power consumption measurements are taken with a 3.3 V supply at 25 °C of ambient temperature at the RF port. All transmitters' measurements are based on a 50% duty cycle. Table 17: RF Power-Consumption Specifications | Mode | Min | Тур | Max | Unit | |-------------------------------------------------|-----|----------|-----|------| | Transmit 802.11b, DSSS 1 Mbps, POUT = +19.5 dBm | - | 240 | - | mA | | Transmit 802.11g, OFDM 54 Mbps, POUT = +16 dBm | - | 190 | - | mA | | Transmit 802.11n, OFDM MCS7, POUT = +14 dBm | - | 180 | - | mA | | Receive 802.11b/g/n | - | 95 ~ 100 | - | mA | | Transmit BT/BLE, POUT = 0 dBm | - | 130 | - | mA | | Receive BT/BLE | - | 95 ~ 100 | - | mA | ## 5.6 Wi-Fi Radio Table 18: Wi-Fi Radio Characteristics | Parameter | Condition | Min | Тур | Max | Unit | |--------------------------------------|-----------------|------|--------|------|------| | Operating frequency range $^{note1}$ | - | 2412 | - | 2484 | MHz | | Output impedance note2 | - | - | note 2 | - | Ω | | TX power note3 | 11n, MCS7 | 12 | 13 | 14 | dBm | | 1× power | 11b mode | 18.5 | 19.5 | 20.5 | dBm | | | 11b, 1 Mbps | - | -98 | - | dBm | | | 11b, 11 Mbps | - | -88 | - | dBm | | | 11g, 6 Mbps | - | -93 | - | dBm | | Sensitivity | 11g, 54 Mbps | - | -75 | - | dBm | | Sensitivity | 11n, HT20, MCS0 | - | -93 | - | dBm | | | 11n, HT20, MCS7 | - | -73 | - | dBm | | | 11n, HT40, MCS0 | - | -90 | - | dBm | | | 11n, HT40, MCS7 | - | -70 | - | dBm | | Parameter | Condition | Min | Тур | Max | Unit | |----------------------------|-----------------|-----|-----|-----|------| | | 11g, 6 Mbps | - | 27 | - | dB | | Adjacent channel rejection | 11g, 54 Mbps | - | 13 | - | dB | | Adjacent channel rejection | 11n, HT20, MCS0 | - | 27 | - | dB | | | 11n, HT20, MCS7 | - | 12 | - | dB | - 1. Device should operate in the frequency range allocated by regional regulatory authorities. Target operating frequency range is configurable by software. - 2. The typical value of ESP32's Wi-Fi radio output impedance is different between chips in different QFN packages. For ESP32 chips with a QFN 6×6 package, the value is 30+j10 Ω. For ESP32 chips with a QFN 5×5 package, the value is 35+j10 Ω. - 3. Target TX power is configurable based on device or certification requirements. #### 5.7 **Bluetooth Radio** ## 5.7.1 Receiver - Basic Data Rate Table 19: Receiver Characteristics - Basic Data Rate | Parameter | Condition | Min | Тур | Max | Unit | |-----------------------------------|---------------------|-----|-----|-----|------| | Sensitivity @0.1% BER | - | -90 | -89 | -88 | dBm | | Maximum received signal @0.1% BER | - | 0 | - | - | dBm | | Co-channel C/I | - | - | +7 | - | dB | | | F = F0 + 1 MHz | - | - | -6 | dB | | | F = F0 – 1 MHz | - | - | -6 | dB | | Adjacent channel coloctivity C/I | F = F0 + 2 MHz | - | - | -25 | dB | | Adjacent channel selectivity C/I | F = F0 - 2 MHz | - | - | -33 | dB | | | F = F0 + 3 MHz | - | - | -25 | dB | | | F = F0 - 3 MHz | - | - | -45 | dB | | | 30 MHz ~ 2000 MHz | -10 | - | - | dBm | | Out-of-band blocking performance | 2000 MHz ~ 2400 MHz | -27 | - | - | dBm | | | 2500 MHz ~ 3000 MHz | -27 | - | - | dBm | | | 3000 MHz ~ 12.5 GHz | -10 | - | - | dBm | | Intermodulation | - | -36 | - | - | dBm | ## 5.7.2 Transmitter - Basic Data Rate Table 20: Transmitter Characteristics - Basic Data Rate | Parameter | Condition | Min | Тур | Max | Unit | |---------------------------------------------|----------------------------|-----|-----|-----|------| | RF transmit power (see note under Table 20) | - | - | 0 | - | dBm | | Gain control step | - | - | 3 | - | dB | | RF power control range | - | -12 | - | +9 | dBm | | +20 dB bandwidth | - | - | 0.9 | - | MHz | | | $F = F0 \pm 2 MHz$ | - | -47 | - | dBm | | Adjacent channel transmit power | $F = F0 \pm 3 \text{ MHz}$ | - | -55 | - | dBm | | Parameter | Condition | Min | Тур | Max | Unit | |---------------------------------------------------|------------------------------|-------|------|-----|----------------| | | $F = F0 \pm > 3 \text{ MHz}$ | - | -60 | - | dBm | | $\Delta f1_{avg}$ | - | - | - | 155 | kHz | | $\Delta~f2_{ ext{max}}$ | - | 133.7 | - | - | kHz | | $\Delta f 2_{\text{avg}}/\Delta f 1_{\text{avg}}$ | - | - | 0.92 | - | - | | ICFT | - | - | -7 | - | kHz | | Drift rate | - | - | 0.7 | - | kHz/50 $\mu$ s | | Drift (DH1) | - | - | 6 | - | kHz | | Drift (DH5) | - | - | 6 | - | kHz | ## Note: There are in total eight power levels from level 0 to level 7, with transmit power ranging from -12 dBm to 9 dBm. When the power level rises by 1, the transmit power increases by 3 dB. Power level 4 is used by default and the corresponding transmit power is 0 dBm. ## 5.7.3 Receiver - Enhanced Data Rate Table 21: Receiver Characteristics - Enhanced Data Rate | Parameter | Condition | Min | Тур | Max | Unit | | | |------------------------------------|----------------|-----|-----|-----|------|--|--| | $\pi$ /4 DQPSK | | | | | | | | | Sensitivity @0.01% BER | - | -90 | -89 | -88 | dBm | | | | Maximum received signal @0.01% BER | - | - | 0 | - | dBm | | | | Co-channel C/I | - | - | 11 | - | dB | | | | | F = F0 + 1 MHz | - | -7 | - | dB | | | | | F = F0 – 1 MHz | - | -7 | - | dB | | | | Adjacent channel selectivity C/I | F = F0 + 2 MHz | - | -25 | - | dB | | | | Adjacent channel selectivity 0/1 | F = F0 – 2 MHz | - | -35 | - | dB | | | | | F = F0 + 3 MHz | - | -25 | - | dB | | | | | F = F0 - 3 MHz | - | -45 | - | dB | | | | 8 | DPSK | | | | | | | | Sensitivity @0.01% BER | - | -84 | -83 | -82 | dBm | | | | Maximum received signal @0.01% BER | - | - | -5 | - | dBm | | | | C/I c-channel | - | - | 18 | - | dB | | | | | F = F0 + 1 MHz | _ | 2 | - | dB | | | | | F = F0 - 1 MHz | - | 2 | - | dB | | | | Adjacent channel colectivity C/I | F = F0 + 2 MHz | - | -25 | - | dB | | | | Adjacent channel selectivity C/I | F = F0 - 2 MHz | - | -25 | - | dB | | | | | F = F0 + 3 MHz | - | -25 | - | dB | | | | | F = F0 - 3 MHz | - | -38 | - | dB | | | ## 5.7.4 Transmitter - Enhanced Data Rate Table 22: Transmitter Characteristics - Enhanced Data Rate | Parameter | Condition | Min | Тур | Max | Unit | |---------------------------------------------|----------------------------|-----|-------|-----|------| | RF transmit power (see note under Table 20) | - | - | 0 | - | dBm | | Gain control step | - | - | 3 | - | dB | | RF power control range | - | -12 | - | +9 | dBm | | $\pi/4$ DQPSK max w0 | - | - | -0.72 | - | kHz | | $\pi/4$ DQPSK max wi | - | - | -6 | - | kHz | | $\pi/4$ DQPSK max lwi + w0l | - | - | -7.42 | - | kHz | | 8DPSK max w0 | - | - | 0.7 | - | kHz | | 8DPSK max wi | - | - | -9.6 | - | kHz | | 8DPSK max lwi + w0l | - | - | -10 | - | kHz | | | RMS DEVM | - | 4.28 | - | % | | $\pi/4$ DQPSK modulation accuracy | 99% DEVM | - | 100 | - | % | | | Peak DEVM | - | 13.3 | - | % | | | RMS DEVM | - | 5.8 | - | % | | 8 DPSK modulation accuracy | 99% DEVM | - | 100 | - | % | | | Peak DEVM | - | 14 | - | % | | | $F = F0 \pm 1 MHz$ | - | -46 | - | dBm | | In-band spurious emissions | $F = F0 \pm 2 MHz$ | - | -40 | - | dBm | | | $F = F0 \pm 3 \text{ MHz}$ | - | -46 | - | dBm | | | F = F0 + /- > 3 MHz | - | _ | -53 | dBm | | EDR differential phase coding | - | - | 100 | - | % | ### Bluetooth LE Radio 5.8 ## 5.8.1 Receiver Table 23: Receiver Characteristics - Bluetooth LE | Parameter | Condition | Min | Тур | Max | Unit | |------------------------------------|---------------------|-----|------------|-----|------| | Sensitivity @30.8% PER | - | -94 | -93 | -92 | dBm | | Maximum received signal @30.8% PER | - | 0 | - | - | dBm | | Co-channel C/I | - | - | +10 | - | dB | | | F = F0 + 1 MHz | - | -5 | - | dB | | | F = F0 – 1 MHz | - | <b>-</b> 5 | - | dB | | Adjacent channel coloctivity C/I | F = F0 + 2 MHz | - | -25 | - | dB | | Adjacent channel selectivity C/I | F = F0 – 2 MHz | - | -35 | - | dB | | | F = F0 + 3 MHz | - | -25 | - | dB | | | F = F0 - 3 MHz | - | -45 | - | dB | | | 30 MHz ~ 2000 MHz | -10 | - | - | dBm | | Out-of-band blocking performance | 2000 MHz ~ 2400 MHz | -27 | - | - | dBm | | | 2500 MHz ~ 3000 MHz | -27 | - | - | dBm | | | 3000 MHz ~ 12.5 GHz | -10 | _ | - | dBm | | Intermodulation | - | -36 | - | - | dBm | # 5.8.2 Transmitter Table 24: Transmitter Characteristics - Bluetooth LE | Parameter | Condition | Min | Тур | Max | Unit | |---------------------------------------------------|----------------------|-----|------|-----|-----------| | RF transmit power (see note under Table 20) | - | - | 0 | - | dBm | | Gain control step | - | - | 3 | - | dB | | RF power control range | - | -12 | - | +9 | dBm | | | $F = F0 \pm 2 MHz$ | - | -52 | - | dBm | | Adjacent channel transmit power | $F = F0 \pm 3 MHz$ | - | -58 | - | dBm | | | $F = F0 \pm > 3 MHz$ | - | -60 | - | dBm | | $\Delta \ f1_{ ext{avg}}$ | - | - | - | 265 | kHz | | $\Delta~f2_{\sf max}$ | - | 247 | - | - | kHz | | $\Delta f 2_{\text{avg}}/\Delta f 1_{\text{avg}}$ | - | - | 0.92 | - | - | | ICFT | - | - | -10 | - | kHz | | Drift rate | - | - | 0.7 | - | kHz/50 μs | | Drift | - | - | 2 | - | kHz | # 6 Package Information Figure 8: QFN48 (6x6 mm) Package Figure 9: QFN48 (5x5 mm) Package ### Note: The pins of the chip are numbered in an anti-clockwise direction from Pin 1 in the top view. For information about tape, reel, and product marking, please refer to Espressif Chip Package Information. # 7 Part Number and Ordering Information Figure 10: ESP32 Part Number Description The table below provides the ordering information of the ESP32 series of chips. Table 25: ESP32 Ordering Information | Ordering code <sup>1</sup> | Core | Chip Revision <sup>2</sup> | Embedded | Package | VDD_SDIO | |----------------------------|------------------------|----------------------------|---------------------|---------|-------------| | | | | flash/PSRAM | | voltage | | ESP32-D0WD-V3 | Dual core | v3.0/v3.1 <sup>4</sup> | _ | QFN 5*5 | 1.8 V/3.3 V | | ESP32-D0WDR2-V3 | Dual core | v3.0/v3.1 <sup>4</sup> | 2 MB PSRAM | QFN 5*5 | 3.3 V | | ESP32-U4WDH | Dual core <sup>3</sup> | v3.0/v3.1 <sup>4</sup> | 4 MB flash (80 MHz) | QFN 5*5 | 3.3 V | | ESP32-D0WDQ6-V3 (NRND) | Dual core | v3.0/v3.1 <sup>4</sup> | _ | QFN 6*6 | 1.8 V/3.3 V | | ESP32-D0WD (NRND) | Dual core | v1.0/v1.1 <sup>5</sup> | _ | QFN 5*5 | 1.8 V/3.3 V | | ESP32-D0WDQ6 (NRND) | Dual core | v1.0/v1.1 <sup>5</sup> | _ | QFN 6*6 | 1.8 V/3.3 V | | ESP32-SOWD (NRND) | Single core | v1.0/v1.1 <sup>5</sup> | _ | QFN 5*5 | 1.8 V/3.3 V | <sup>&</sup>lt;sup>1</sup> All above chips support Wi-Fi b/g/n + Bluetooth/Bluetooth LE Dual Mode connection. <sup>&</sup>lt;sup>2</sup> The differences between ESP32 chip revisions and the way to distinguish the revisions used in each chip are described in *ESP32 Series SoC Errata*. <sup>&</sup>lt;sup>3</sup> ESP32-U4WDH will be produced as dual-core instead of single core. See PCN-2021-021 for more details. <sup>&</sup>lt;sup>4</sup> The chips will be produced with chip revision v3.1 inside. See PCN20220901 for more details. <sup>&</sup>lt;sup>5</sup> The chips will be produced with chip revision v1.1 inside. See PCN20220901 for more details. # 8 Related Documentation and Resources ## **Related Documentation** - ESP32 Technical Reference Manual Detailed information on how to use the ESP32 memory and peripherals. - ESP32 Hardware Design Guidelines Guidelines on how to integrate the ESP32 into your hardware product. - ESP32 ECO and Workarounds for Bugs Correction of ESP32 design errors. - Certificates http://espressif.com/en/support/documents/certificates • ESP32 Product/Process Change Notifications (PCN) http://espressif.com/en/support/documents/pcns • ESP32 Advisories - Information on security, bugs, compatibility, component reliability. http://espressif.com/en/support/documents/advisories Documentation Updates and Update Notification Subscription http://espressif.com/en/support/download/documents # **Developer Zone** - ESP-IDF Programming Guide for ESP32 Extensive documentation for the ESP-IDF development framework. - ESP-IDF and other development frameworks on GitHub. http://github.com/espressif • ESP32 BBS Forum – Engineer-to-Engineer (E2E) Community for Espressif products where you can post questions, share knowledge, explore ideas, and help solve problems with fellow engineers. http://esp32.com/ • The ESP Journal - Best Practices, Articles, and Notes from Espressif folks. http://blog.espressif.com/ • See the tabs SDKs and Demos, Apps, Tools, AT Firmware. http://espressif.com/en/support/download/sdks-demos ## **Products** • ESP32 Series SoCs - Browse through all ESP32 SoCs. http://espressif.com/en/products/socs?id=ESP32 ESP32 Series Modules – Browse through all ESP32-based modules. http://espressif.com/en/products/modules?id=ESP32 • ESP32 Series DevKits - Browse through all ESP32-based devkits. http://espressif.com/en/products/devkits?id=ESP32 • ESP Product Selector – Find an Espressif hardware product suitable for your needs by comparing or applying filters. http://products.espressif.com/#/product-selector?language=en ### Contact Us • See the tabs Sales Questions, Technical Enquiries, Circuit Schematic & PCB Design Review, Get Samples (Online stores), Become Our Supplier, Comments & Suggestions. http://espressif.com/en/contact-us/sales-questions # Appendix A – ESP32 Pin Lists # A.1. Notes on ESP32 Pin Lists Table 26: Notes on ESP32 Pin Lists | No. | Description | |-----|--------------------------------------------------------------------------------------------------------| | 4 | In Table IO_MUX, the boxes highlighted in yellow indicate the GPIO pins that are input-only. | | 1 | Please see the following note for further details. | | | GPIO pins 34-39 are input-only. These pins do not feature an output driver or internal pull- | | 2 | up/pull-down circuitry. The pin names are: SENSOR_VP (GPIO36), SENSOR_CAPP (GPIO37), | | | SENSOR_CAPN (GPIO38), SENSOR_VN (GPIO39), VDET_1 (GPIO34), VDET_2 (GPIO35). | | | The pins are grouped into four power domains: VDDA (analog power supply), VDD3P3_RTC | | | (RTC power supply), VDD3P3_CPU (power supply of digital IOs and CPU cores), VDD_SDIO | | 3 | (power supply of SDIO IOs). VDD_SDIO is the output of the internal SDIO-LDO. The voltage of | | | SDIO-LDO can be configured at 1.8 V or be the same as that of VDD3P3_RTC. The strapping | | | pin and eFuse bits determine the default voltage of the SDIO-LDO. Software can change the | | | voltage of the SDIO-LDO by configuring register bits. For details, please see the column "Power | | | Domain" in Table IO_MUX. | | | The functional pins in the VDD3P3_RTC domain are those with analog functions, including the | | 4 | 32 kHz crystal oscillator, ADC, DAC, and the capacitive touch sensor. Please see columns | | | "Analog Function 0 ~ 2" in Table IO_MUX. | | 5 | These VDD3P3_RTC pins support the RTC function, and can work during Deep-sleep. For | | | example, an RTC-GPIO can be used for waking up the chip from Deep-sleep. | | | The GPIO pins support up to six digital functions, as shown in columns "Function $0 \sim 5$ " In Table | | | IO_MUX. The function selection registers will be set as " $N$ ", where $N$ is the function number. | | | Below are some definitions: | | | • SD_* is for signals of the SDIO slave. | | | <ul> <li>HS1_* is for Port 1 signals of the SDIO host.</li> </ul> | | | HS2_* is for Port 2 signals of the SDIO host. | | 6 | • MT* is for signals of the JTAG. | | | • U0* is for signals of the UART0 module. | | | U1* is for signals of the UART1 module. | | | • U2* is for signals of the UART2 module. | | | SPI* is for signals of the SPI01 module. | | | HSPI* is for signals of the SPI2 module. | | | VSPI* is for signals of the SPI3 module. | | No. | Description | |-----|--------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------| | | Each column about digital "Function" is accompanied by a column about "Type". Please see the following explanations for the meanings of "type" with respect to each "function" they are associated with. For each "Function-N", "type" signifies: | | | • I: input only. If a function other than "Function-N" is assigned, the input signal of "Function-N" is still from this pin. | | | • I1: input only. If a function other than "Function-N" is assigned, the input signal of "Function-N" is always "1". | | 7 | <ul> <li>I0: input only. If a function other than "Function-N" is assigned, the input signal of "Function-N" is always "0".</li> <li>O: output only.</li> </ul> | | | • T: high-impedance. | | | <ul> <li>I/O/T: combinations of input, output, and high-impedance according to the function signal.</li> </ul> | | | <ul> <li>I1/O/T: combinations of input, output, and high-impedance, according to the function<br/>signal. If a function is not selected, the input signal of the function is "1".</li> </ul> | | | For example, pin 30 can function as HS1_CMD or SD_CMD, where HS1_CMD is of an "I1/O/T" type. If pin 30 is selected as HS1_CMD, this pin's input and output are controlled by the SDIO | | | host. If pin 30 is not selected as HS1_CMD, the input signal of the SDIO host is always "1". | | | Each digital output pin is associated with its configurable drive strength. Column "Drive Strength" in Table IO_MUX lists the default values. The drive strength of the digital output pins can be configured into one of the following four options: | | | • 0: ~5 mA | | 8 | • 1: ~10 mA | | | <ul><li>2: ~20 mA</li><li>3: ~40 mA</li></ul> | | | The default value is 2. | | | The drive strength of the internal pull-up (wpu) and pull-down (wpd) is $\sim$ 75 $\mu$ A. | | | Column "At Reset" in Table IO_MUX lists the status of each pin during reset, including input- | | 9 | enable (ie=1), internal pull-up (wpu) and internal pull-down (wpd). During reset, all pins are output-disabled. | | 10 | Column "After Reset" in Table IO_MUX lists the status of each pin immediately after reset, including input-enable (ie=1), internal pull-up (wpu) and internal pull-down (wpd). After reset, each pin is set to "Function 0". The output-enable is controlled by digital Function 0. | | 11 | Table Ethernet_MAC is about the signal mapping inside Ethernet MAC. The Ethernet MAC supports MII and RMII interfaces, and supports both the internal PLL clock and the external clock source. For the MII interface, the Ethernet MAC is with/without the TX_ERR signal. MDC, MDIO, CRS and COL are slow signals, and can be mapped onto any GPIO pin through the | | | GPIO-Matrix. | | 12 | Table GPIO Matrix is for the GPIO-Matrix. The signals of the on-chip functional modules can be mapped onto any GPIO pin. Some signals can be mapped onto a pin by both IO-MUX and GPIO-Matrix, as shown in the column tagged as "Same input signal from IO_MUX core" | | | in Table GPIO Matrix. | | No. | Description | |-----|----------------------------------------------------------------------------------------------| | | *In Table GPIO_Matrix the column "Default Value if unassigned" records the default value of | | 13 | the an input signal if no GPIO is assigned to it. The actual value is determined by register | | 13 | GPIO_FUNCm_IN_INV_SEL and GPIO_FUNCm_IN_SEL. (The value of m ranges from 1 to | | | 255.) | # A.2. GPIO\_Matrix Table 27: GPIO\_Matrix | | | Default | Same Input | | | |--------|----------------|-------------|-------------|---------------------|------------------| | Signal | | Value If | Signal from | | Output Enable of | | No. | Input Signals | Unassigned* | IO_MUX Core | Output Signals | Output Signals | | 0 | SPICLK_in | 0 | yes | SPICLK_out | SPICLK_oe | | 1 | SPIQ_in | 0 | yes | SPIQ_out | SPIQ_oe | | 2 | SPID_in | 0 | yes | SPID_out | SPID_oe | | 3 | SPIHD_in | 0 | yes | SPIHD_out | SPIHD_oe | | 4 | SPIWP_in | 0 | yes | SPIWP_out | SPIWP_oe | | 5 | SPICS0_in | 0 | yes | SPICS0_out | SPICS0_oe | | 6 | SPICS1_in | 0 | no | SPICS1_out | SPICS1_oe | | 7 | SPICS2_in | 0 | no | SPICS2_out | SPICS2_oe | | 8 | HSPICLK_in | 0 | yes | HSPICLK_out | HSPICLK_oe | | 9 | HSPIQ_in | 0 | yes | HSPIQ_out | HSPIQ_oe | | 10 | HSPID_in | 0 | yes | HSPID_out | HSPID_oe | | 11 | HSPICS0_in | 0 | yes | HSPICS0_out | HSPICS0_oe | | 12 | HSPIHD_in | 0 | yes | HSPIHD_out | HSPIHD_oe | | 13 | HSPIWP_in | 0 | yes | HSPIWP_out | HSPIWP_oe | | 14 | U0RXD_in | 0 | yes | U0TXD_out | 1'd1 | | 15 | U0CTS_in | 0 | yes | U0RTS_out | 1'd1 | | 16 | U0DSR_in | 0 | no | U0DTR_out | 1'd1 | | 17 | U1RXD_in | 0 | yes | U1TXD_out | 1'd1 | | 18 | U1CTS_in | 0 | yes | U1RTS_out | 1'd1 | | 23 | I2S0O_BCK_in | 0 | no | I2S0O_BCK_out | 1'd1 | | 24 | I2S1O_BCK_in | 0 | no | I2S1O_BCK_out | 1'd1 | | 25 | 12S0O_WS_in | 0 | no | I2S0O_WS_out | 1'd1 | | 26 | 12S10_WS_in | 0 | no | I2S1O_WS_out | 1'd1 | | 27 | I2S0I_BCK_in | 0 | no | I2S0I_BCK_out | 1'd1 | | 28 | 12S0I_WS_in | 0 | no | I2S0I_WS_out | 1'd1 | | 29 | I2CEXT0_SCL_in | 1 | no | I2CEXT0_SCL_out | 1'd1 | | 30 | I2CEXT0_SDA_in | 1 | no | I2CEXT0_SDA_out | 1'd1 | | 31 | pwm0_sync0_in | 0 | no | sdio_tohost_int_out | 1'd1 | | 32 | pwm0_sync1_in | 0 | no | pwm0_out0a | 1'd1 | | 33 | pwm0_sync2_in | 0 | no | pwm0_out0b | 1'd1 | | 34 | pwm0_f0_in | 0 | no | pwm0_out1a | 1'd1 | | | | Default | Same Input | | | | |--------|-------------------|---------------|-------------|------------------|------------------|--| | Signal | | Value If Sign | | | Output Enable of | | | No. | Input Signals | Unassigned* | IO_MUX Core | Output Signals | Output Signals | | | 35 | pwm0_f1_in | 0 | no | pwm0_out1b | 1'd1 | | | 36 | pwm0_f2_in | 0 | no | pwm0_out2a | 1'd1 | | | 37 | <u>-</u> | 0 | no | pwm0_out2b | 1'd1 | | | 39 | pcnt_sig_ch0_in0 | 0 | no | - | 1'd1 | | | 40 | pcnt_sig_ch1_in0 | 0 | no | - | 1'd1 | | | 41 | pcnt_ctrl_ch0_in0 | 0 | no | - | 1'd1 | | | 42 | pcnt_ctrl_ch1_in0 | 0 | no | - | 1'd1 | | | 43 | pcnt_sig_ch0_in1 | 0 | no | - | 1'd1 | | | 44 | pcnt_sig_ch1_in1 | 0 | no | - | 1'd1 | | | 45 | pcnt_ctrl_ch0_in1 | 0 | no | - | 1'd1 | | | 46 | pcnt_ctrl_ch1_in1 | 0 | no | - | 1'd1 | | | 47 | pcnt_sig_ch0_in2 | 0 | no | - | 1'd1 | | | 48 | pcnt_sig_ch1_in2 | 0 | no | - | 1'd1 | | | 49 | pcnt_ctrl_ch0_in2 | 0 | no | - | 1'd1 | | | 50 | pcnt_ctrl_ch1_in2 | 0 | no | - | 1'd1 | | | 51 | pcnt_sig_ch0_in3 | 0 | no | - | 1'd1 | | | 52 | pcnt_sig_ch1_in3 | 0 | no | - | 1'd1 | | | 53 | pcnt_ctrl_ch0_in3 | 0 | no | - | 1'd1 | | | 54 | pcnt_ctrl_ch1_in3 | 0 | no | - | 1'd1 | | | 55 | pcnt_sig_ch0_in4 | 0 | no | - | 1'd1 | | | 56 | pcnt_sig_ch1_in4 | 0 | no | - | 1'd1 | | | 57 | pcnt_ctrl_ch0_in4 | 0 | no | - | 1'd1 | | | 58 | pcnt_ctrl_ch1_in4 | 0 | no | - | 1'd1 | | | 61 | HSPICS1_in | 0 | no | HSPICS1_out | HSPICS1_oe | | | 62 | HSPICS2_in | 0 | no | HSPICS2_out | HSPICS2_oe | | | 63 | VSPICLK_in | 0 | yes | VSPICLK_out_mux | VSPICLK_oe | | | 64 | VSPIQ_in | 0 | yes | VSPIQ_out | VSPIQ_oe | | | 65 | VSPID_in | 0 | yes | VSPID_out | VSPID_oe | | | 66 | VSPIHD_in | 0 | yes | VSPIHD_out | VSPIHD_oe | | | 67 | VSPIWP_in | 0 | yes | VSPIWP_out | VSPIWP_oe | | | 68 | VSPICS0_in | 0 | yes | VSPICS0_out | VSPICS0_oe | | | 69 | VSPICS1_in | 0 | no | VSPICS1_out | VSPICS1_oe | | | 70 | VSPICS2_in | 0 | no | VSPICS2_out | VSPICS2_oe | | | 71 | pcnt_sig_ch0_in5 | 0 | no | ledc_hs_sig_out0 | 1'd1 | | | 72 | pcnt_sig_ch1_in5 | 0 | no | ledc_hs_sig_out1 | 1'd1 | | | 73 | pcnt_ctrl_ch0_in5 | 0 | no | ledc_hs_sig_out2 | 1'd1 | | | 74 | pcnt_ctrl_ch1_in5 | 0 | no | ledc_hs_sig_out3 | 1'd1 | | | 75 | pcnt_sig_ch0_in6 | 0 | no | ledc_hs_sig_out4 | 1'd1 | | | 76 | pcnt_sig_ch1_in6 | 0 | no | ledc_hs_sig_out5 | 1'd1 | | | 77 | pcnt_ctrl_ch0_in6 | 0 | no | ledc_hs_sig_out6 | 1'd1 | | | 78 | pcnt_ctrl_ch1_in6 | 0 | no | ledc_hs_sig_out7 | 1'd1 | | | | | Default | Same Input | | | | |--------|-----------------------|-------------|-------------|--------------------------|------------------|--| | Signal | | Value If | Signal from | | Output Enable of | | | No. | Input Signals | Unassigned* | IO_MUX Core | Output Signals | Output Signals | | | 79 | pcnt_sig_ch0_in7 | 0 | no | ledc_ls_sig_out0 | 1'd1 | | | 80 | pcnt_sig_ch1_in7 | 0 | no | ledc_ls_sig_out1 | 1'd1 | | | 81 | pcnt_ctrl_ch0_in7 | 0 | no | ledc_ls_sig_out2 | 1'd1 | | | 82 | pcnt_ctrl_ch1_in7 | 0 | no | ledc_ls_sig_out3 | 1'd1 | | | 83 | rmt_sig_in0 | 0 | no | ledc_ls_sig_out4 | 1'd1 | | | 84 | rmt_sig_in1 | 0 | no | ledc_ls_sig_out5 | 1'd1 | | | 85 | rmt_sig_in2 | 0 | no | ledc_ls_sig_out6 | 1'd1 | | | 86 | rmt_sig_in3 | 0 | no | ledc_ls_sig_out7 | 1'd1 | | | 87 | rmt_sig_in4 | 0 | no | rmt_sig_out0 | 1'd1 | | | 88 | rmt_sig_in5 | 0 | no | rmt_sig_out1 | 1'd1 | | | 89 | rmt_sig_in6 | 0 | no | rmt_sig_out2 | 1'd1 | | | 90 | rmt_sig_in7 | 0 | no | rmt_sig_out3 | 1'd1 | | | 91 | - | - | - | rmt_sig_out4 | 1'd1 | | | 92 | - | - | - | rmt_sig_out6 | 1'd1 | | | 94 | twai_rx | 1 | no | rmt_sig_out7 | 1'd1 | | | 95 | I2CEXT1_SCL_in | 1 | no | I2CEXT1_SCL_out | 1'd1 | | | 96 | I2CEXT1_SDA_in | 1 | no | I2CEXT1_SDA_out | 1'd1 | | | 97 | host_card_detect_n_1 | 0 | no | host_ccmd_od_pullup_en_n | 1'd1 | | | 98 | host_card_detect_n_2 | 0 | no | host_rst_n_1 | 1'd1 | | | 99 | host_card_write_prt_1 | 0 | no | host_rst_n_2 | 1'd1 | | | 100 | host_card_write_prt_2 | 0 | no | gpio_sd0_out | 1'd1 | | | 101 | host_card_int_n_1 | 0 | no | gpio_sd1_out | 1'd1 | | | 102 | host_card_int_n_2 | 0 | no | gpio_sd2_out | 1'd1 | | | 103 | pwm1_sync0_in | 0 | no | gpio_sd3_out | 1'd1 | | | 104 | pwm1_sync1_in | 0 | no | gpio_sd4_out | 1'd1 | | | 105 | pwm1_sync2_in | 0 | no | gpio_sd5_out | 1'd1 | | | 106 | pwm1_f0_in | 0 | no | gpio_sd6_out | 1'd1 | | | 107 | pwm1_f1_in | 0 | no | gpio_sd7_out | 1'd1 | | | 108 | pwm1_f2_in | 0 | no | pwm1_out0a | 1'd1 | | | 109 | pwm0_cap0_in | 0 | no | pwm1_out0b | 1'd1 | | | 110 | pwm0_cap1_in | 0 | no | pwm1_out1a | 1'd1 | | | 111 | pwm0_cap2_in | 0 | no | pwm1_out1b | 1'd1 | | | 112 | pwm1_cap0_in | 0 | no | pwm1_out2a | 1'd1 | | | 113 | pwm1_cap1_in | 0 | no | pwm1_out2b | 1'd1 | | | 114 | pwm1_cap2_in | 0 | no | pwm2_out1h | 1'd1 | | | 115 | pwm2_flta | 1 | no | pwm2_out1l | 1'd1 | | | 116 | pwm2_fltb | 1 | no | pwm2_out2h | 1'd1 | | | 117 | pwm2_cap1_in | 0 | no | pwm2_out2l | 1'd1 | | | 118 | pwm2_cap2_in | 0 | no | pwm2_out3h | 1'd1 | | | 119 | pwm2_cap3_in | 0 | no | pwm2_out3l | 1'd1 | | | 120 | pwm3_flta | 1 | no | pwm2_out4h | 1'd1 | | | | | Default | Same Input | | | | |--------|-----------------|-------------|-------------|------------------|------------------|--| | Signal | | Value If | Signal from | | Output Enable of | | | No. | Input Signals | Unassigned* | IO_MUX Core | Output Signals | Output Signals | | | 121 | pwm3_fltb | 1 | no | pwm2_out4l | 1'd1 | | | 122 | pwm3_cap1_in | 0 | no | - | 1'd1 | | | 123 | pwm3_cap2_in | 0 | no | twai_tx | 1'd1 | | | 124 | pwm3_cap3_in | 0 | no | twai_bus_off_on | 1'd1 | | | 125 | - | - | - | twai_clkout | 1'd1 | | | 140 | I2S0I_DATA_in0 | 0 | no | I2S0O_DATA_out0 | 1'd1 | | | 141 | I2S0I_DATA_in1 | 0 | no | I2S0O_DATA_out1 | 1'd1 | | | 142 | I2S0I_DATA_in2 | 0 | no | I2S0O_DATA_out2 | 1'd1 | | | 143 | I2S0I_DATA_in3 | 0 | no | I2S0O_DATA_out3 | 1'd1 | | | 144 | I2S0I_DATA_in4 | 0 | no | I2S0O_DATA_out4 | 1'd1 | | | 145 | I2S0I_DATA_in5 | 0 | no | I2S0O_DATA_out5 | 1'd1 | | | 146 | I2S0I_DATA_in6 | 0 | no | I2S0O_DATA_out6 | 1'd1 | | | 147 | I2S0I_DATA_in7 | 0 | no | I2S0O_DATA_out7 | 1'd1 | | | 148 | I2S0I_DATA_in8 | 0 | no | I2S0O_DATA_out8 | 1'd1 | | | 149 | I2S0I_DATA_in9 | 0 | no | I2S0O_DATA_out9 | 1'd1 | | | 150 | I2S0I_DATA_in10 | 0 | no | I2S0O_DATA_out10 | 1'd1 | | | 151 | I2S0I_DATA_in11 | 0 | no | I2S0O_DATA_out11 | 1'd1 | | | 152 | I2S0I_DATA_in12 | 0 | no | I2S0O_DATA_out12 | 1'd1 | | | 153 | I2S0I_DATA_in13 | 0 | no | I2S0O_DATA_out13 | 1'd1 | | | 154 | I2S0I_DATA_in14 | 0 | no | I2S0O_DATA_out14 | 1'd1 | | | 155 | I2S0I_DATA_in15 | 0 | no | I2S0O_DATA_out15 | 1'd1 | | | 156 | - | - | - | I2S0O_DATA_out16 | 1'd1 | | | 157 | - | - | - | I2S0O_DATA_out17 | 1'd1 | | | 158 | - | - | - | I2S0O_DATA_out18 | 1'd1 | | | 159 | - | - | - | I2S0O_DATA_out19 | 1'd1 | | | 160 | - | - | - | I2S0O_DATA_out20 | 1'd1 | | | 161 | - | - | - | I2S0O_DATA_out21 | 1'd1 | | | 162 | - | - | - | I2S0O_DATA_out22 | 1'd1 | | | 163 | - | - | - | I2S0O_DATA_out23 | 1'd1 | | | 164 | I2S1I_BCK_in | 0 | no | I2S1I_BCK_out | 1'd1 | | | 165 | I2S1I_WS_in | 0 | no | I2S1I_WS_out | 1'd1 | | | 166 | I2S1I_DATA_in0 | 0 | no | I2S1O_DATA_out0 | 1'd1 | | | 167 | I2S1I_DATA_in1 | 0 | no | I2S1O_DATA_out1 | 1'd1 | | | 168 | I2S1I_DATA_in2 | 0 | no | I2S1O_DATA_out2 | 1'd1 | | | 169 | I2S1I_DATA_in3 | 0 | no | I2S1O_DATA_out3 | 1'd1 | | | 170 | I2S1I_DATA_in4 | 0 | no | I2S1O_DATA_out4 | 1'd1 | | | 171 | I2S1I_DATA_in5 | 0 | no | I2S1O_DATA_out5 | 1'd1 | | | 172 | I2S1I_DATA_in6 | 0 | no | I2S1O_DATA_out6 | 1'd1 | | | 173 | I2S1I_DATA_in7 | 0 | no | I2S1O_DATA_out7 | 1'd1 | | | 174 | I2S1I_DATA_in8 | 0 | no | I2S1O_DATA_out8 | 1'd1 | | | 175 | I2S1I_DATA_in9 | 0 | no | I2S1O_DATA_out9 | 1'd1 | | | | | Default | Same Input | | | | |--------|-----------------|--------------|---------------|-------------------|------------------|--| | Signal | | Value If | Signal from | | Output Enable of | | | No. | Input Signals | Unassigned* | IO_MUX Core | Output Signals | Output Signals | | | 176 | I2S1I_DATA_in10 | Onassigned | no | I2S1O_DATA_out10 | 1'd1 | | | 177 | I2S1I_DATA_in11 | 0 | no | I2S10_DATA_out11 | 1'd1 | | | 178 | 12S11_DATA_IITT | 0 | no | I2S10_DATA_out12 | 1'd1 | | | 179 | I2S1I_DATA_in13 | 0 | no | I2S10_DATA_out13 | 1'd1 | | | 180 | I2S1I_DATA_in14 | 0 | no | I2S10_DATA_out14 | 1'd1 | | | 181 | I2S1I_DATA_in15 | 0 | no | I2S10_DATA_out15 | 1'd1 | | | 182 | - | | - | I2S10_DATA_out16 | 1'd1 | | | 183 | _ | <del>-</del> | - | I2S10_DATA_out17 | 1'd1 | | | 184 | - | - | | I2S10_DATA_out18 | 1'd1 | | | | - | - | - | | | | | 185 | - | - | - | I2S10_DATA_out19 | 1'd1 | | | 186 | - | - | - | I2S1O_DATA_out20 | 1'd1 | | | 187 | - | - | - | I2S1O_DATA_out21 | 1'd1 | | | 188 | - | - | - | I2S1O_DATA_out22 | 1'd1 | | | 189 | - | - | - | I2S1O_DATA_out23 | 1'd1 | | | 190 | I2S0I_H_SYNC | 0 | no | pwm3_out1h | 1'd1 | | | 191 | I2S0I_V_SYNC | 0 | no | pwm3_out1l | 1'd1 | | | 192 | I2S0I_H_ENABLE | 0 | no | pwm3_out2h | 1'd1 | | | 193 | I2S1I_H_SYNC | 0 | no pwm3_out2l | | 1'd1 | | | 194 | I2S1I_V_SYNC | 0 | no | pwm3_out3h | 1'd1 | | | 195 | I2S1I_H_ENABLE | 0 | no | pwm3_out3l | 1'd1 | | | 196 | - | - | - | pwm3_out4h | 1'd1 | | | 197 | - | - | - | pwm3_out4l | 1'd1 | | | 198 | U2RXD_in | 0 | yes | U2TXD_out | 1'd1 | | | 199 | U2CTS_in | 0 | yes | U2RTS_out | 1'd1 | | | 200 | emac_mdc_i | 0 | no | emac_mdc_o | emac_mdc_oe | | | 201 | emac_mdi_i | 0 | no | emac_mdo_o | emac_mdo_o_e | | | 202 | emac_crs_i | 0 | no | emac_crs_o | emac_crs_oe | | | 203 | emac_col_i | 0 | no | emac_col_o | emac_col_oe | | | 204 | pcmfsync_in | 0 | no | bt_audio0_irq | 1'd1 | | | 205 | pcmclk_in | 0 | no | bt_audio1_irq | 1'd1 | | | 206 | pcmdin | 0 | no | bt_audio2_irq | 1'd1 | | | 207 | - | - | - | ble_audio0_irq | 1'd1 | | | 208 | - | - | - | ble_audio1_irq | 1'd1 | | | 209 | - | - | - | ble_audio2_irq | 1'd1 | | | 210 | - | - | - | pcmfsync_out | pcmfsync_en | | | 211 | - | - | - | pcmclk_out | pcmclk_en | | | 212 | - | - | - | pcmdout | pcmdout_en | | | 213 | - | - | - | ble_audio_sync0_p | 1'd1 | | | 214 | - | - | - | ble_audio_sync1_p | 1'd1 | | | 215 | - | - | - | ble_audio_sync2_p | 1'd1 | | | 224 | - | - | - | sig_in_func224 | 1'd1 | | | | | Default | Same Input | | | |--------|---------------|-------------|-------------|----------------|------------------| | Signal | | Value If | Signal from | | Output Enable of | | No. | Input Signals | Unassigned* | IO_MUX Core | Output Signals | Output Signals | | 225 | - | - | - | sig_in_func225 | 1'd1 | | 226 | - | - | - | sig_in_func226 | 1'd1 | | 227 | - | - | - | sig_in_func227 | 1'd1 | | 228 | - | - | - | sig_in_func228 | 1'd1 | # A.3. Ethernet\_MAC Table 28: Ethernet\_MAC | Pin Name | Function6 | MII (int_osc) | MII (ext_osc) | RMII (int_osc) | RMII (ext_osc) | | | | | | |------------------|----------------------------------------------------------------------------|----------------|---------------|----------------|----------------|--|--|--|--|--| | GPIO0 | EMAC_TX_CLK | TX_CLK (I) | TX_CLK (I) | CLK_OUT(O) | EXT_OSC_CLK(I) | | | | | | | GPIO5 | EMAC_RX_CLK | RX_CLK (I) | RX_CLK (I) | - | - | | | | | | | GPIO21 | EMAC_TX_EN | TX_EN(O) | TX_EN(O) | TX_EN(O) | TX_EN(O) | | | | | | | GPIO19 | EMAC_TXD0 | TXD[0](O) | TXD[0](O) | TXD[0](O) | TXD[0](O) | | | | | | | GPIO22 | EMAC_TXD1 | TXD[1](O) | TXD[1](O) | TXD[1](O) | TXD[1](O) | | | | | | | MTMS | EMAC_TXD2 | TXD[2](O) | TXD[2](O) | - | - | | | | | | | MTDI | EMAC_TXD3 | TXD[3](O) | TXD[3](O) | - | - | | | | | | | MTCK | EMAC_RX_ER | RX_ER(I) | RX_ER(I) | - | - | | | | | | | GPIO27 | EMAC_RX_DV | RX_DV(I) | RX_DV(I) | CRS_DV(I) | CRS_DV(I) | | | | | | | GPIO25 | EMAC_RXD0 | RXD[0](I) | RXD[0](I) | RXD[0](I) | RXD[0](I) | | | | | | | GPIO26 | EMAC_RXD1 | RXD[1](I) | RXD[1](I) | RXD[1](I) | RXD[1](I) | | | | | | | U0TXD | EMAC_RXD2 | RXD[2](I) | RXD[2](I) | - | - | | | | | | | MTDO | EMAC_RXD3 | RXD[3](I) | RXD[3](I) | - | - | | | | | | | GPIO16 | EMAC_CLK_OUT | CLK_OUT(O) | - | CLK_OUT(O) | - | | | | | | | GPIO17 | EMAC_CLK_OUT_180 | CLK_OUT_180(O) | - | CLK_OUT_180(O) | - | | | | | | | GPIO4 | EMAC_TX_ER | TX_ERR(O)* | TX_ERR(O)* | - | - | | | | | | | In GPIO Matrix* | - | MDC(O) | MDC(O) | MDC(O) | MDC(O) | | | | | | | In GPIO Matrix* | - | MDIO(IO) | MDIO(IO) | MDIO(IO) | MDIO(IO) | | | | | | | In GPIO Matrix* | - | CRS(I) | CRS(I) | - | - | | | | | | | In GPIO Matrix* | - | COL(I) | COL(I) | - | - | | | | | | | *Notes: 1. The G | *Notes: 1. The GPIO Matrix can be any GPIO. 2. The TX_ERR (O) is optional. | | | | | | | | | | # A.4. IO\_MUX For the list of IO\_MUX pins, please see the next page. ### IO\_MUX | | Power<br>Supply Pin | Analog Pin | Digital Pin | Power Domain | Analog<br>Function0 | Analog<br>Function1 | Analog<br>Function2 | RTC<br>Function0 | RTC<br>Function1 | Function0 | Туре | Function1 | Туре | Function2 | Туре | Function3 | Туре | Function4 | Туре | Function5 | Туре | Drive Strength<br>(2'd2: 20 mA) | At Reset | After Reset | |---|---------------------|-------------|-------------|--------------------------|---------------------|----------------------|---------------------|------------------|--------------------|-----------|--------|-----------|-------|-----------|-------|---------------|--------|-----------|--------|------------------|------|---------------------------------|------------------------------------|-------------| | , | VDDA | | | VDDA supply in | | | | | | | | | | | | | | | | | | | | | | | | LNA_IN | | VDD3P3 | | | | | | | | | | | | | | | | | | | | | | , | VDD3P3 | | | VDD3P3 supply in | | | | | | | | | | | | | | | | | | | | | | , | VDD3P3 | | | VDD3P3 supply in | | | | | | | | | | | | | | | | | | | | | | | | SENSOR_VP | | VDD3P3_RTC | | ADC1_CH0 | | RTC_GPIO0 | | GPIO36 | 1 | | | GPIO36 | 1 | | | | | | | | oe=0, ie=0 | oe=0, ie=0 | | | | SENSOR_CAPP | | VDD3P3_RTC | | ADC1_CH1 | | RTC_GPIO1 | | GPIO37 | 1 | | | GPIO37 | 1 | | | | | | | | oe=0, ie=0 | oe=0, ie=0 | | | | SENSOR_CAPN | | VDD3P3_RTC | | ADC1_CH2 | | RTC_GPIO2 | | GPIO38 | 1 | | | GPIO38 | 1 | | | | | | | | oe=0, ie=0 | oe=0, ie=0 | | | | SENSOR_VN | | VDD3P3_RTC | | ADC1_CH3 | | RTC_GPIO3 | | GPIO39 | 1 | | | GPIO39 | 1 | | | | | | | | oe=0, ie=0 | oe=0, ie=0 | | | | CHIP_PU | | VDD3P3_RTC | | | | | | | | | | | | | | | | | | | | | | | | VDET_1 | | VDD3P3_RTC | | ADC1_CH6 | | RTC_GPIO4 | | GPIO34 | 1 | | | GPIO34 | 1 | | | | | | | | oe=0, ie=0 | oe=0, ie=0 | | | | VDET_2 | | VDD3P3_RTC | | ADC1_CH7 | | RTC_GPIO5 | | GPIO35 | i | | | GPIO35 | i | | | | | | | | oe=0, ie=0 | oe=0, ie=0 | | | | 32K_XP | | VDD3P3_RTC | XTAL 32K P | | TOLICHO | RTC_GPIO9 | | GPIO32 | I/O/T | | | GPIO32 | I/O/T | | | | | | _ | 2'd2 | oe=0, ie=0 | oe=0, ie=0 | | | | JZK_AF | | VDD3F3_NTC | XIAL_32K_F | ADC1_CH4 | ТООСНЯ | NIC_GFIOS | | GFIO32 | 1/0/1 | | | GFIO32 | 1/0/1 | | | | | | | 2 02 | 0e=0, le=0 | 0e=0, le=0 | | | | 32K_XN | | VDD3P3_RTC | XTAL_32K_N | ADC1_CH5 | TOUCH8 | RTC_GPIO8 | | GPIO33 | I/O/T | | | GPIO33 | I/O/T | | | | | | | 2'd2 | oe=0, ie=0 | oe=0, ie=0 | | | | | GPIO25 | VDD3P3_RTC | DAC_1 | ADC2_CH8 | | RTC_GPIO6 | | GPIO25 | I/O/T | | | GPIO25 | I/O/T | | | | | EMAC_RXD0 | 1 | 2'd2 | oe=0, ie=0 | oe=0, ie=0 | | | | | GPIO26 | VDD3P3_RTC | DAC 2 | ADC2_CH9 | | RTC_GPIO7 | | GPIO26 | I/O/T | | | GPIO26 | I/O/T | | | | | EMAC_RXD1 | 1 | 2'd2 | oe=0, ie=0 | oe=0, ie=0 | | | | | GPIO27 | VDD3P3_RTC | | ADC2_CH7 | TOUCH7 | RTC_GPIO17 | | GPIO27 | I/O/T | | | GPIO27 | I/O/T | | | | | EMAC RX DV | 1 | 2'd2 | oe=0, ie=0 | oe=0, ie=0 | | | | | MTMS | VDD3P3 RTC | | ADC2 CH6 | | RTC GPIO16 | | MTMS | 10 | HSPICLK | I/O/T | GPIO14 | | HS2 CLK | 0 | SD CLK | 10 | EMAC TXD2 | 0 | 2'd2 | oe=0, ie=0 | oe=0, ie=1 | | | | | MTDI | VDD3P3_RTC | | ADC2_CH5 | | RTC_GPIO15 | | MTDI | 11 | HSPIQ | I/O/T | | | HS2_DATA2 | | SD_DATA2 | | | 0 | 2'd2 | oe=0, ie=1, wpd | oe=0, ie=1 | | , | VDD3P3_RTC | | | VDD3P3_RTC supply in | | 7.000_0110 | 1000110 | 1110_01010 | | III.I DI | | 110114 | 0071 | GITOTE | 20,1 | TIOE_DI III E | 117071 | 00_0/11/2 | 117071 | LIVI TO_TABO | | L GL | 00-0, 10-1, wpu | 00-0, 10-1 | | | VDD3F3_NTC | | MTCK | VDD3P3_RTC | | ADC2_CH4 | TOUCH4 | RTC_GPIO14 | | MTCK | l1 | HSPID | I/O/T | GPIO13 | иол | HS2_DATA3 | шот | SD_DATA3 | I1/O/T | EMAC RX ER | | 2'd2 | oe=0, ie=0 | oe=0, ie=1 | | | | | MTDO | VDD3P3_RTC | | ADC2_CH4<br>ADC2_CH3 | TOUCH3 | RTC_GPIO13 | I2C_SDA | MTDO | O/T | HSPICS0 | I/O/T | GPIO15 | | HS2_CMD | | SD_CMD | 11/O/T | | i . | 2'd2 | oe=0, ie=1, wpu | oe=0, ie=1 | | | | | GPIO2 | VDD3P3_RTC<br>VDD3P3_RTC | | | | RTC_GPI013 | I2C_SDA<br>I2C_SCL | GPIO2 | 1/O/T | HSPIWP | I/O/T | | | _ | | | | EMAC_HXD3 | - | 2'd2 | | | | | | | | _ | | ADC2_CH2 | | | | | | | | _ | | HS2_DATA0 | 11/0/1 | SD_DATA0 | 11/0/1 | T | | | oe=0, ie=1, wpd | oe=0, ie=1 | | | | | GPI00 | VDD3P3_RTC | | ADC2_CH1 | TOUCH1 | RTC_GPIO11 | I2C_SDA | GPIO0 | I/O/T | CLK_OUT1 | 0 | GPIO0 | I/O/T | | | | | EMAC_TX_CLK | I | 2'd2 | oe=0, ie=1, wpu | oe=0, ie=1 | | | | | GPIO4 | VDD3P3_RTC | | ADC2_CH0 | TOUCH0 | RTC_GPIO10 | I2C_SCL | GPIO4 | I/O/T | HSPIHD | I/O/T | GPIO4 | I/O/T | HS2_DATA1 | 11/O/T | SD_DATA1 | I1/O/T | EMAC_TX_ER | 0 | 2'd2 | oe=0, ie=1, wpd | oe=0, ie=1, | | | | | GPIO16 | VDD_SDIO | | | | | | GPIO16 | I/O/T | | | GPIO16 | I/O/T | HS1_DATA4 | I1/O/T | U2RXD | l1 | EMAC_CLK_OUT | 0 | 2'd2 | oe=0, ie=0 | oe=0, ie=1 | | , | VDD_SDIO | | | VDD_SDIO supply out/in | | | | | | | | | | | | | | | | | | | | | | | | | GPIO17 | VDD_SDIO | | | | | | GPIO17 | I/O/T | | | GPIO17 | I/O/T | HS1_DATA5 | I1/O/T | U2TXD | 0 | EMAC_CLK_OUT_180 | 0 | 2'd2 | oe=0, ie=0 | oe=0, ie=1 | | | | | SD_DATA_2 | VDD_SDIO | | | | | | SD_DATA2 | 11/O/T | SPIHD | I/O/T | GPIO9 | I/O/T | HS1_DATA2 | I1/O/T | U1RXD | 11 | | | 2'd2 | oe=0, ie=1, wpu | oe=0, ie=1. | | | | | SD DATA 3 | VDD_SDIO | | | | | | SD_DATA3 | 10/O/T | SPIWP | I/O/T | GPIO10 | I/O/T | HS1_DATA3 | I1/O/T | U1TXD | 0 | | | 2'd2 | oe=0, ie=1, wpu | oe=0, ie=1 | | | | | SD CMD | VDD_SDIO | | | | | | SD CMD | 11/O/T | SPICS0 | I/O/T | GPIO11 | I/O/T | HS1 CMD | 11/O/T | U1RTS | 0 | | | 2'd2 | oe=0, ie=1, wpu | oe=0, ie=1 | | | | | SD_CLK | VDD_SDIO | | | | | | SD_CLK | 10 | SPICLK | I/O/T | | | HS1_CLK | | U1CTS | 11 | | | 2'd2 | oe=0, ie=1, wpu | oe=0, ie=1 | | | | | SD_DATA_0 | | | | | | | SD_DATA0 | 11/O/T | SPIQ | I/O/T | | | HS1_DATA0 | | U2RTS | 0 | | - | 2'd2 | oe=0, ie=1, wpu | oe=0, ie=1 | | | | | SD_DATA_1 | VDD_SDIO | | | | | | SD_DATA0 | 11/O/T | SPID | I/O/T | | | HS1_DATA1 | 11/O/T | | 11 | | | 2'd2 | | oe=0, ie=1 | | | | | GPIO5 | VDD3P3_CPU | | | | | | GPIO5 | 1/O/T | VSPICS0 | I/O/T | | | HS1_DATA6 | 11/O/T | 02015 | 11 | EMAC RX CLK | 1 | 2'd2 | oe=0, ie=1, wpu<br>oe=0, ie=1, wpu | oe=0, ie=1 | | | | | | _ | | | | | | | | | | | | _ | | | | EIVIAC_NA_CEN | - | | | | | | | | GPIO18 | VDD3P3_CPU | | | | | | GPIO18 | I/O/T | VSPICLK | I/O/T | | | HS1_DATA7 | I1/O/T | | | | - | 2'd2 | oe=0, ie=0 | oe=0, ie=1 | | | | | GPIO23 | VDD3P3_CPU | | | | | | GPIO23 | I/O/T | VSPID | I/O/T | GPIO23 | I/O/T | HS1_STROBE | 10 | | | | | 2'd2 | oe=0, ie=0 | oe=0, ie=1 | | , | VDD3P3_CPU | | | VDD3P3_CPU supply in | | | | | | | | | | | | | | | | | | | | | | | | | GPIO19 | VDD3P3_CPU | | | | 1 | | GPIO19 | I/O/T | VSPIQ | I/O/T | GPIO19 | I/O/T | U0CTS | 11 | | | EMAC_TXD0 | 0 | 2'd2 | oe=0, ie=0 | oe=0, ie=1 | | | | | GPIO22 | VDD3P3_CPU | | | | | | GPIO22 | I/O/T | VSPIWP | I/O/T | GPIO22 | | UORTS | 0 | | | EMAC_TXD1 | 0 | 2'd2 | oe=0, ie=0 | oe=0, ie=1 | | | | | U0RXD | VDD3P3_CPU | | | | | | U0RXD | 11 | CLK_OUT2 | 0 | GPIO3 | I/O/T | | - | | | | - | 2'd2 | oe=0, ie=1, wpu | oe=0, ie=1 | | | | | U0TXD | VDD3P3_CPU | | | | | | U0TXD | 0 | CLK_OUT3 | 0 | GPIO1 | I/O/T | | | | | EMAC_RXD2 | 1 | 2'd2 | oe=0, ie=1, wpu | oe=0, ie=1 | | | | | GPIO21 | VDD3P3_CPU | | | | | | GPIO21 | I/O/T | VSPIHD | I/O/T | GPIO21 | I/O/T | | | | - | EMAC TX EN | 0 | 2'd2 | oe=0, ie=0 | oe=0, ie=1 | | | VDDA | | GFIUZI | | | | | - | | GFIUZI | 1/0/1 | VOFIND | 1/0/1 | GFI021 | U/O/1 | | | | - | LIVIAU_IA_EIN | U | 2 UZ | 06=0, IE=0 | Je=0, ie=1 | | | VDDA | VTAL N | | VDDA supply in<br>VDDA | | - | | - | | | - | | | - | | | | | | | | | | - | | | | XTAL_N | | | | | | | | | - | | | | | | | | - | | | | | - | | | | XTAL_P | | VDDA | | - | | | | | - | | | | | | | | - | | | | | - | | , | VDDA | | | VDDA supply in | | | | | | | | | | | | | | | | | | | | | | | | CAP2 | | VDDA | | | | - | | | | | | | | | | | | | | | | | | | | CAP1 | | VDDA | | | | | | | | | | | | | | | | | - | | | | | | 0 | 14 | 26 | | | | | | | | | | | | | | | | | | | | | | - wpu: weak pull-up;wpd: weak pull-down;ie: input enable;oe: output enable; - Please see Table: Notes on ESP32 Pin Lists for more information. (请参考表: 管脚清单说明。) # **Revision History** | Major updates: Removed contents about hall sensor according to PCN20221202 Other Updates: Added a note about limited applications of touch sensor in Sectoral Notes Sensor Added link to Xtensa® Instruction Set Architecture (ISA) Summary in Sectoral Notes on power supply in Sectoral Notes on power supply in Section 2.3 Updated Figure 10 Added a new column "VDD_SDIO Voltage" in Table 25 | tion 4.1.4 | |---------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|-------------| | Other Updates: • Added a note about limited applications of touch sensor in Section Sensor Added link to Xtensa® Instruction Set Architecture (ISA) Summary in Section CPU Updated the description about chip revision upgrade under Table 25 Updated the description in Section 1 Added two notes below Table 3 Added a new item to "Notes on power supply" in Section 2.3 Updated Figure 10 Added a new column "VDD_SDIO Voltage" in Table 25 | tion 4.1.4 | | Added a note about limited applications of touch sensor in Section Section 1 Added link to Xtensa® Instruction Set Architecture (ISA) Summary in Section 2022.12 V4.1 Updated the description about chip revision upgrade under Table 25 Updated the description in Section 1 Added two notes below Table 3 Added a new item to "Notes on power supply" in Section 2.3 Updated Figure 10 Added a new column "VDD_SDIO Voltage" in Table 25 | | | Added link to Xtensa® Instruction Set Architecture (ISA) Summary in Section 2022.12 V4.1 CPU Updated the description about chip revision upgrade under Table 25 Updated the description in Section 1 Added two notes below Table 3 Added a new item to "Notes on power supply" in Section 2.3 Updated Figure 10 Added a new column "VDD_SDIO Voltage" in Table 25 | | | Added link to Xtensa® Instruction Set Architecture (ISA) Summary in Section 2022.12 V4.1 CPU Updated the description about chip revision upgrade under Table 25 Updated the description in Section 1 Added two notes below Table 3 Added a new item to "Notes on power supply" in Section 2.3 Updated Figure 10 Added a new column "VDD_SDIO Voltage" in Table 25 | tion 3.1.1: | | 2022.12 v4.1 CPU Updated the description about chip revision upgrade under Table 25 Updated the description in Section 1 Added two notes below Table 3 Added a new item to "Notes on power supply" in Section 2.3 Updated Figure 10 Added a new column "VDD_SDIO Voltage" in Table 25 | tion 3.1.1: | | Updated the description about chip revision upgrade under Table 25 Updated the description in Section 1 Added two notes below Table 3 Added a new item to "Notes on power supply" in Section 2.3 Updated Figure 10 Added a new column "VDD_SDIO Voltage" in Table 25 | | | Updated the description in Section 1 Added two notes below Table 3 Added a new item to "Notes on power supply" in Section 2.3 Updated Figure 10 Added a new column "VDD_SDIO Voltage" in Table 25 | | | Added two notes below Table 3 Added a new item to "Notes on power supply" in Section 2.3 Updated Figure 10 Added a new column "VDD_SDIO Voltage" in Table 25 | | | Added a new item to "Notes on power supply" in Section 2.3 Updated Figure 10 Added a new column "VDD_SDIO Voltage" in Table 25 | | | 2022.10 V4.0 Updated Figure 10 Added a new column "VDD_SDIO Voltage" in Table 25 | | | 2022.10 v4.0 Added a new column "VDD_SDIO Voltage" in Table 25 | | | Added a new column "VDD_SDIO Voltage" in Table 25 | | | | | | Updated the bit rates in Section 4.1.17 | | | Added Not Recommended for New Designs (NRND) label to the ESP | 32-S0WD | | variant | | | Added a new chip variant ESP32-D0WDR2-V3 | | | Added Table 2: Pin-to-Pin Mapping Between Chip and Embedded Flas | :h/PSRAM | | and Table 3: Connection Between Chip and External Flash/PSRAM | | | Updated Figure 9: QFN48 (5x5 mm) Package | | | 2022.03 v3.9 Updated Appendix A.4. IO_MUX | | | Updated Table 12: Peripheral Pin Configurations | | | Provided links to ESP32 Technical Reference Manual in Section 3: Fund | ctional De- | | scription | | | Upgraded ESP32-U4WDH variant from single-core to dual-co | ore, see | | PCN-2021-021 (estimated effective date: December 2, 2021). The | ne single- | | core version coexists with the new dual-core version around Decembe | r 2, 2021. | | The physical product is subject to batch tracking. | | | Added CoreMark® score in Section 1.4: MCU and Advanced Features | | | 2021.10 v3.8 Updated the description to TWAI in Section 4.1.17: TWAI Controller | | | Added Not Recommended for New Designs (NRND) label to the | ESP32- | | D0WDQ6-V3 variant | | | Provided a link to Espressif Chip Package Information in Section 6: Pack | kage Infor- | | mation | | | Updated Section 1.3: Bluetooth Key Features | | | Removed ESP32-D2WD variant | | | Updated the wording in Section 3.6.1 | | | 2021.07 v3.7 Updated pin function numbers starting from Function0 | | | Added Not Recommended for New Designs (NRND) label to ESP32-D | 00WD and | | ESP32-D0WDQ6 variants | | | Date | Version | Release Notes | |---------|---------|------------------------------------------------------------------------------------| | | | Updated Figure 1: Functional Block Diagram | | | | Updated Table 16: Reliability Qualifications | | | | Updated Figure 4: ESP32 Power Scheme | | 2021.03 | V3.6 | Updated Table 14: Recommended Operating Conditions | | 2021.03 | V3.6 | Updated the notes below Table 4: Description of ESP32 Power-up and Reset Timing | | | | Parameters | | | | Provided more information about TWAI® in Table 7, Table 12, Table 8, and Section | | | | 4.1 | | | | Updated the description for CAP2 from 3 nF to 3.3 nF | | 2021.01 | V3.5 | Added TWAI® in Section 1.4.3: Advanced Peripheral Interfaces | | 2021.01 | V3.5 | Updated Figure 1: Functional Block Diagram | | | | Updated the reset values for MTCK, MTMS, GPIO27 in Appendix IO_MUX | | | | Added one chip variant: ESP32-U4WDH | | 2020.04 | V3.4 | Updated some figures in Table 8, 18, 19, 21, 23, 24 | | | | Added a note under Table 20 | | 2020.01 | V3.3 | Added two chip variants: ESP32-D0WD-V3 and ESP32-D0WDQ6-V3. | | 2020.01 | ۷۵.۵ | Added a note under Table 9. | | 2019.10 | V3.2 | Updated Figure 5: ESP32 Power-up and Reset Timing. | | | | Added pin-pin mapping between ESP32-D2WD and the embedded flash under | | 2019.07 | V3.1 | Table 1 Pin Description; | | | | Updated Figure 10 ESP32 Part Number. | | 2019.04 | V3.0 | Added information about the setup and hold times for the strapping pins in Section | | 2019.04 | V 0.0 | 2.4: Strapping Pins. | | | | Applied new formatting to Table 1: Pin Description; | | 2019.02 | V2.9 | Fixed typos with respect to the ADC1 channel mappings in Table 12: Peripheral | | | | Pin Configurations. | | | | Changed the RF power control range in Table 20, Table 22 and Table 24 from -12 | | 2019.01 | V2.8 | $\sim +12 \text{ to } -12 \sim +9 \text{ dBm};$ | | | | Small text changes. | | 2018.11 | V2.7 | Updated Section 1.5; | | 2010.11 | VZ.1 | Updated pin statuses at reset and after reset in Table IO_MUX. | | 2018.10 | V2.6 | Updated QFN package drawings in Chapter 6: Package Information. | | | | Added "Cumulative IO output current" entry to Table 13: Absolute Maximum | | | | Ratings; | | 2018.08 | V2.5 | <ul> <li>Added more parameters to Table 15: DC Characteristics;</li> </ul> | | | | Changed the power domain names in Table IO_MUX to be consistent with | | | | the pin names. | | | | <ul> <li>Deleted information on Packet Traffic Arbitration (PTA);</li> </ul> | | | | Added Figure 5: ESP32 Power-up and Reset Timing in Section 2.3: Power | | 2018.07 | V2.4 | Scheme; | | 2010.01 | V Z. T | Added the power consumption of dual-core SoCs in Table 8: Power Con- | | | | sumption by Power Modes; | | | | <ul> <li>Updated section 4.1.2: Analog-to-Digital Converter (ADC).</li> </ul> | | Date | Version | Release Notes | |---------|---------|----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------| | 0010.06 | V/0.0 | Added the power consumption at CPU frequency of 160 MHz in Table 8: Power | | 2018.06 | V2.3 | Consumption by Power Modes. | | 2018.05 | V2.2 | <ul> <li>Changed the voltage range of VDD3P3_RTC from 1.8-3.6V to 2.3-3.6V in Table 1: Pin Description;</li> <li>Updated Section 2.3: Power Scheme;</li> <li>Updated Section 3.1.3: External Flash and SRAM;</li> <li>Updated Table 8: Power Consumption by Power Modes;</li> <li>Deleted content about temperature sensor;</li> <li>Changes to electrical characteristics: <ul> <li>Updated Table 13: Absolute Maximum Ratings;</li> <li>Added Table 14: Recommended Operating Conditions;</li> <li>Added Table 15: DC Characteristics;</li> <li>Added Table 16: Reliability Qualifications;</li> <li>Updated the values of "Gain control step" and "Adjacent channel transmit power" in Table 20: Transmitter Characteristics - Basic Data Rate;</li> <li>Updated the values of "Gain control step", "π/4 DQPSK modulation accuracy", "8 DPSK modulation accuracy" and "In-band spurious emissions" in Table 22: Transmitter Characteristics - Enhanced Data Rate;</li> <li>Updated the values of "Gain control step", "Adjacent channel transmit</li> </ul> </li> </ul> | | 2018.01 | V2.1 | <ul> <li>power" in Table 24: Transmitter Characteristics - BLE.</li> <li>Deleted software-specific features;</li> <li>Deleted information on LNA pre-amplifier;</li> <li>Specified the CPU speed and flash speed of ESP32-D2WD;</li> <li>Added notes to Section 2.3: Power Scheme.</li> </ul> | | 2017.12 | V2.0 | Added a note on the sequence of pin number in Chapter 6. | | 2017.10 | V1.9 | <ul> <li>Updated the description of the pin CHIP_PU in Table 1;</li> <li>Added a note to Section 2.3: Power Scheme;</li> <li>Updated the description of the chip's system reset in Section 2.4: Strapping Pins;</li> <li>Added a description of antenna diversity and selection to Section 3.5.1;</li> <li>Deleted "Association sleep pattern" in Table 8 and added notes to Active sleep and Modem-sleep.</li> </ul> | | 2017.08 | V1.8 | <ul><li>Added Table 4.2 in Section 4;</li><li>Corrected a typo in Figure 1.</li></ul> | | Date | Version | Release Notes | |--------------------|---------|-----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------| | 2017.08<br>2017.06 | V1.7 | <ul> <li>Changed the transmitting power to +12 dBm; the sensitivity of NZIF receiver to -97 dBm in Section 1.3;</li> <li>Added a note to Table 1 Pin Description;</li> <li>Added 160 MHz clock frequency in section 3.1.1;</li> <li>Changed the transmitting power from 21 dBm to 20.5 dBm in Section 3.5.1;</li> <li>Changed the dynamic control range of class-1, class-2 and class-3 transmit output powers to "up to 24 dBm"; and changed the dynamic range of NZIF receiver sensitivity to "over 97 dB" in Section 3.6.1;</li> <li>Updated Table 8: Power Consumption by Power Modes, and added two notes to it;</li> <li>Updated sections 4.1.1, 4.1.8;</li> <li>Updated Table 13: Absolute Maximum Ratings;</li> <li>Updated Table 17: RF Power Consumption Specifications, and changed the duty cycle on which the transmitters' measurements are based by 50%.</li> <li>Updated Table 18: Wi-Fi Radio Characteristics and added a note on "Output impedance" to it;</li> </ul> | | | | <ul> <li>Updated parameter "Sensitivity" in Table 19, 21, 23;</li> <li>Updated parameters "RF transmit power" and "RF power control range", and added parameter "Gain control step" in Table 20, 22, 24;</li> <li>Deleted Chapters: "Touch Sensor" and "Code Examples";</li> <li>Added a link to certification download.</li> <li>Corrected two typos:</li> </ul> | | | | <ul> <li>Changed the number of external components to 20 in Section 1.1.2;</li> <li>Changed the number of GPIO pins to 34 in Section 4.1.1.</li> </ul> | | 2017.06 | V1.5 | <ul> <li>Changed the power supply range in Section: 1.4.1 CPU and Memory;</li> <li>Updated the note in Section 2.3: Power Scheme;</li> <li>Updated Table 13: Absolute Maximum Ratings;</li> <li>Changed the drive strength values of the digital output pins in Note 8, in Table 26: Notes on ESP32 Pin Lists;</li> <li>Added the option to subscribe for notifications of documentation changes.</li> </ul> | | 2017.05 | V1.4 | <ul> <li>Added a note to the frequency of the external crystal oscillator in Section 1.4.2: Clocks and Timers;</li> <li>Added a note to Section 2.4: Strapping Pins;</li> <li>Updated Section 3.7: RTC and Low-Power Management;</li> <li>Changed the maximum driving capability from 12 mA to 80 mA, in Table 13: Absolulte Maximum Ratings;</li> <li>Changed the input impedance value of 50Ω, in Table 18: Wi-Fi Radio Characteristics, to output impedance value of 30+j10 Ω;</li> <li>Added a note to No.8 in Table 26: Notes on ESP32 Pin Lists;</li> <li>Deleted GPIO20 in Table IO_MUX.</li> </ul> | | 2017.04 | V1.3 | <ul> <li>Added Appendix: ESP32 Pin Lists;</li> <li>Updated Table: Wi-Fi Radio Characteristics;</li> <li>Updated Figure: ESP32 Pin Layout (for QFN 5*5).</li> </ul> | | Date | Version | Release Notes | |---------|---------|------------------------------------------------------| | 2017.03 | V1.2 | Added a note to Table: Pin Description; | | 2017.03 | | Updated the note in Section: Internal Memory. | | | | Added Chapter: Part Number and Ordering Information; | | | V1.1 | Updated Section: MCU and Advanced Features; | | | | Updated Section: Block Diagram; | | | | Updated Chapter: Pin Definitions; | | 2017.02 | | Updated Section: CPU and Memory; | | | | Updated Section: Audio PLL Clock; | | | | Updated Section: Absolute Maximum Ratings; | | | | Updated Chapter: Package Information; | | | | Updated Chapter: Learning Resources. | | 2016.08 | V1.0 | First release. | ## **Disclaimer and Copyright Notice** Information in this document, including URL references, is subject to change without notice. ALL THIRD PARTY'S INFORMATION IN THIS DOCUMENT IS PROVIDED AS IS WITH NO WARRANTIES TO ITS AUTHENTICITY AND ACCURACY. NO WARRANTY IS PROVIDED TO THIS DOCUMENT FOR ITS MERCHANTABILITY, NON-INFRINGEMENT, FITNESS FOR ANY PARTICULAR PURPOSE, NOR DOES ANY WARRANTY OTHERWISE ARISING OUT OF ANY PROPOSAL, SPECIFICATION OR SAMPLE. All liability, including liability for infringement of any proprietary rights, relating to use of information in this document is disclaimed. No licenses express or implied, by estoppel or otherwise, to any intellectual property rights are granted herein. The Wi-Fi Alliance Member logo is a trademark of the Wi-Fi Alliance. The Bluetooth logo is a registered trademark of Bluetooth SIG. All trade names, trademarks and registered trademarks mentioned in this document are property of their respective owners, and are hereby acknowledged. Copyright © 2023 Espressif Systems (Shanghai) Co., Ltd. All rights reserved.